hw_aintc.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /**
  2. * \file hw_aintc.h
  3. *
  4. * \brief ARM INTC register definitions
  5. */
  6. /*
  7. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  8. */
  9. /*
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. *
  14. * Redistributions of source code must retain the above copyright
  15. * notice, this list of conditions and the following disclaimer.
  16. *
  17. * Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in the
  19. * documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * Neither the name of Texas Instruments Incorporated nor the names of
  23. * its contributors may be used to endorse or promote products derived
  24. * from this software without specific prior written permission.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  27. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  28. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  29. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  30. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  31. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  32. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  33. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  34. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  35. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  36. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. *
  38. */
  39. #ifndef _HW_AINTC_H_
  40. #define _HW_AINTC_H_
  41. #ifdef __cplusplus
  42. extern "C" {
  43. #endif
  44. /* Minimum unit = 1 byte */
  45. #define AINTC_REVID (0x0)
  46. #define AINTC_CR (0x4)
  47. #define AINTC_GER (0x10)
  48. #define AINTC_GNLR (0x1c)
  49. #define AINTC_SISR (0x20)
  50. #define AINTC_SICR (0x24)
  51. #define AINTC_EISR (0x28)
  52. #define AINTC_EICR (0x2c)
  53. #define AINTC_HIEISR (0x34)
  54. #define AINTC_HIEICR (0x38)
  55. #define AINTC_VBR (0x50)
  56. #define AINTC_VSR (0x54)
  57. #define AINTC_VNR (0x58)
  58. #define AINTC_GPIR (0x80)
  59. #define AINTC_GPVR (0x84)
  60. #define AINTC_SRSR(n) (0x200 + (n * 4))
  61. #define AINTC_SECR(n) (0x280 + (n * 4))
  62. #define AINTC_ESR(n) (0x300 + (n * 4))
  63. #define AINTC_ECR(n) (0x380 + (n * 4))
  64. #define AINTC_CMR(n) (0x400 + (n * 4))
  65. #define AINTC_HIPIR(n) (0x900 + (n * 4))
  66. #define AINTC_HINLR(n) (0x1100 + (n * 4))
  67. #define AINTC_HIER (0x1500)
  68. #define AINTC_HIPVR(n) (0x1600 + (n * 4))
  69. /**************************************************************************\
  70. * Field Definition Macros
  71. \**************************************************************************/
  72. /* REVID */
  73. #define AINTC_REVID_REV (0xFFFFFFFFu)
  74. #define AINTC_REVID_REV_SHIFT (0x00000000u)
  75. /* CR */
  76. #define AINTC_CR_PRHOLDMODE (0x00000010u)
  77. #define AINTC_CR_PRHOLDMODE_SHIFT (0x00000004u)
  78. /*----PRHOLDMODE Tokens----*/
  79. #define AINTC_CR_PRHOLDMODE_NO_PRHOLD (0x00000000u)
  80. #define AINTC_CR_PRHOLDMODE_PRHOLD (0x00000001u)
  81. #define AINTC_CR_NESTMODE (0x0000000Cu)
  82. #define AINTC_CR_NESTMODE_SHIFT (0x00000002u)
  83. /*----NESTMODE Tokens----*/
  84. #define AINTC_CR_NESTMODE_NONEST (0x00000000u)
  85. #define AINTC_CR_NESTMODE_INDIVIDUAL (0x00000001u)
  86. #define AINTC_CR_NESTMODE_GLOBAL (0x00000002u)
  87. #define AINTC_CR_NESTMODE_MANUAL (0x00000003u)
  88. /* GER */
  89. #define AINTC_GER_ENABLE (0x00000001u)
  90. #define AINTC_GER_ENABLE_SHIFT (0x00000000u)
  91. /* GNLR */
  92. #define AINTC_GNLR_OVERRIDE (0x80000000u)
  93. #define AINTC_GNLR_OVERRIDE_SHIFT (0x0000001Fu)
  94. #define AINTC_GNLR_NESTLVL (0x000001FFu)
  95. #define AINTC_GNLR_NESTLVL_SHIFT (0x00000000u)
  96. /* SISR */
  97. #define AINTC_SISR_INDEX (0x000003FFu)
  98. #define AINTC_SISR_INDEX_SHIFT (0x00000000u)
  99. /* SICR */
  100. #define AINTC_SICR_INDEX (0x000003FFu)
  101. #define AINTC_SICR_INDEX_SHIFT (0x00000000u)
  102. /* EISR */
  103. #define AINTC_EISR_INDEX (0x000003FFu)
  104. #define AINTC_EISR_INDEX_SHIFT (0x00000000u)
  105. /* EICR */
  106. #define AINTC_EICR_INDEX (0x000003FFu)
  107. #define AINTC_EICR_INDEX_SHIFT (0x00000000u)
  108. /* HIEISR */
  109. #define AINTC_HIEISR_INDEX (0x000003FFu)
  110. #define AINTC_HIEISR_INDEX_SHIFT (0x00000000u)
  111. /* HIDISR */
  112. #define AINTC_HIDISR_INDEX (0x000003FFu)
  113. #define AINTC_HIDISR_INDEX_SHIFT (0x00000000u)
  114. /* VBR */
  115. #define AINTC_VBR_BASE (0xFFFFFFFFu)
  116. #define AINTC_VBR_BASE_SHIFT (0x00000000u)
  117. /* VSR */
  118. #define AINTC_VSR_SIZE (0x000000FFu)
  119. #define AINTC_VSR_SIZE_SHIFT (0x00000000u)
  120. /* VNR */
  121. #define AINTC_VNR_NULL (0xFFFFFFFFu)
  122. #define AINTC_VNR_NULL_SHIFT (0x00000000u)
  123. /* GPIR */
  124. #define AINTC_GPIR_NONE (0x80000000u)
  125. #define AINTC_GPIR_NONE_SHIFT (0x0000001Fu)
  126. #define AINTC_GPIR_PRI_INDX (0x000003FFu)
  127. #define AINTC_GPIR_PRI_INDX_SHIFT (0x00000000u)
  128. /* GPVR */
  129. #define AINTC_GPVR_ADDR (0xFFFFFFFFu)
  130. #define AINTC_GPVR_ADDR_SHIFT (0x00000000u)
  131. /* SRSR */
  132. #define AINTC_SRSR_RAW_STATUS (0xFFFFFFFFu)
  133. #define AINTC_SRSR_RAW_STATUS_SHIFT (0x00000000u)
  134. /* SECR */
  135. #define AINTC_SECR_ENBL_STATUS (0xFFFFFFFFu)
  136. #define AINTC_SECR_ENBL_STATUS_SHIFT (0x00000000u)
  137. /* ESR */
  138. #define AINTC_ESR_ENABLE_SHIFT (0x00000000u)
  139. /* ECR */
  140. #define AINTC_ECR_DISABLE (0xFFFFFFFFu)
  141. #define AINTC_ECR_DISABLE_SHIFT (0x00000000u)
  142. /* CMR */
  143. #define AINTC_CMR_CHNL_NPLUS3 (0xFF000000u)
  144. #define AINTC_CMR_CHNL_NPLUS3_SHIFT (0x00000018u)
  145. #define AINTC_CMR_CHNL_NPLUS2 (0x00FF0000u)
  146. #define AINTC_CMR_CHNL_NPLUS2_SHIFT (0x00000010u)
  147. #define AINTC_CMR_CHNL_NPLUS1 (0x0000FF00u)
  148. #define AINTC_CMR_CHNL_NPLUS1_SHIFT (0x00000008u)
  149. #define AINTC_CMR_CHNL_N (0x000000FFu)
  150. #define AINTC_CMR_CHNL_N_SHIFT (0x00000000u)
  151. /* HIPIR */
  152. #define AINTC_HIPIR_NONE (0x80000000u)
  153. #define AINTC_HIPIR_NONE_SHIFT (0x0000001Fu)
  154. #define AINTC_HIPIR_PRI_INDX (0x000003FFu)
  155. #define AINTC_HIPIR_PRI_INDX_SHIFT (0x00000000u)
  156. /* HINLR */
  157. #define AINTC_HINLR_OVERRIDE (0x80000000u)
  158. #define AINTC_HINLR_OVERRIDE_SHIFT (0x0000001Fu)
  159. #define AINTC_HINLR_NEST_LVL (0x000001FFu)
  160. #define AINTC_HINLR_NEST_LVL_SHIFT (0x00000000u)
  161. /* HINLR */
  162. #define AINTC_HINLR_OVERRIDE (0x80000000u)
  163. #define AINTC_HINLR_OVERRIDE_SHIFT (0x0000001Fu)
  164. #define AINTC_HINLR_NEST_LVL (0x000001FFu)
  165. #define AINTC_HINLR_NEST_LVL_SHIFT (0x00000000u)
  166. /* HIER */
  167. #define AINTC_HIER_IRQ (0x00000002u)
  168. #define AINTC_HIER_IRQ_SHIFT (0x00000001u)
  169. /*----IRQ Tokens----*/
  170. #define AINTC_HIER_FIQ (0x00000001u)
  171. #define AINTC_HIER_FIQ_SHIFT (0x00000000u)
  172. /*----FIQ Tokens----*/
  173. /* HIPVR */
  174. #define AINTC_HIPVR_ADDR (0xFFFFFFFFu)
  175. #define AINTC_HIPVR_ADDR_SHIFT (0x00000000u)
  176. #ifdef __cplusplus
  177. }
  178. #endif
  179. #endif