hw_edma3tc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /**
  2. * \file hw_edma3tc.h
  3. *
  4. * \brief EDMA3TC register definitions
  5. */
  6. /*
  7. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  8. */
  9. /*
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. *
  14. * Redistributions of source code must retain the above copyright
  15. * notice, this list of conditions and the following disclaimer.
  16. *
  17. * Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in the
  19. * documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * Neither the name of Texas Instruments Incorporated nor the names of
  23. * its contributors may be used to endorse or promote products derived
  24. * from this software without specific prior written permission.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  27. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  28. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  29. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  30. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  31. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  32. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  33. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  34. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  35. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  36. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. *
  38. */
  39. #ifndef _HW_EDMA3TC_H_
  40. #define _HW_EDMA3TC_H_
  41. #ifdef __cplusplus
  42. extern "C" {
  43. #endif
  44. /**************************************************************************\
  45. * Register Offsets
  46. \**************************************************************************/
  47. #define EDMA3TC_REVID (0x0)
  48. #define EDMA3TC_TCCFG (0x4)
  49. #define EDMA3TC_TCSTAT (0x100)
  50. #define EDMA3TC_ERRSTAT (0x120)
  51. #define EDMA3TC_ERREN (0x124)
  52. #define EDMA3TC_ERRCLR (0x128)
  53. #define EDMA3TC_ERRDET (0x12C)
  54. #define EDMA3TC_ERRCMD (0x130)
  55. #define EDMA3TC_RDRATE (0x140)
  56. #define EDMA3TC_SAOPT (0x240)
  57. #define EDMA3TC_SASRC (0x244)
  58. #define EDMA3TC_SACNT (0x248)
  59. #define EDMA3TC_SADST (0x24C)
  60. #define EDMA3TC_SABIDX (0x250)
  61. #define EDMA3TC_SAMPPRXY (0x254)
  62. #define EDMA3TC_SACNTRLD (0x258)
  63. #define EDMA3TC_SASRCBREF (0x25C)
  64. #define EDMA3TC_SADSTBREF (0x260)
  65. #define EDMA3TC_DFCNTRLD (0x280)
  66. #define EDMA3TC_DFSRCBREF (0x284)
  67. #define EDMA3TC_DFDSTBREF (0x288)
  68. #define EDMA3TC_DFOPT(n) (0x300 + (0x40 * 0))
  69. #define EDMA3TC_DFSRC(n) (0x304 + (0x40 * 0))
  70. #define EDMA3TC_DFCNT (0x308 + (0x40 * 0))
  71. #define EDMA3TC_DFDST (0x30C + (0x40 * 0))
  72. #define EDMA3TC_DFBIDX (0x310 + (0x40 * 0))
  73. #define EDMA3TC_DFMPPRXY (0x314 + (0x40 * 0))
  74. /**************************************************************************\
  75. * Field Definition Macros
  76. \**************************************************************************/
  77. /* DFOPT */
  78. #define EDMA3TC_DFOPT_TCCHEN (0x00400000u)
  79. #define EDMA3TC_DFOPT_TCCHEN_SHIFT (0x00000016u)
  80. #define EDMA3TC_DFOPT_TCINTEN (0x00100000u)
  81. #define EDMA3TC_DFOPT_TCINTEN_SHIFT (0x00000014u)
  82. #define EDMA3TC_DFOPT_TCC (0x0003F000u)
  83. #define EDMA3TC_DFOPT_TCC_SHIFT (0x0000000Cu)
  84. #define EDMA3TC_DFOPT_FWID (0x00000700u)
  85. #define EDMA3TC_DFOPT_FWID_SHIFT (0x00000008u)
  86. /*----FWID Tokens----*/
  87. #define EDMA3TC_DFOPT_FWID_8BIT (0x00000000u)
  88. #define EDMA3TC_DFOPT_FWID_16BIT (0x00000001u)
  89. #define EDMA3TC_DFOPT_FWID_32BIT (0x00000002u)
  90. #define EDMA3TC_DFOPT_FWID_64BIT (0x00000003u)
  91. #define EDMA3TC_DFOPT_FWID_128BIT (0x00000004u)
  92. #define EDMA3TC_DFOPT_FWID_256BIT (0x00000005u)
  93. #define EDMA3TC_DFOPT_PRI (0x00000070u)
  94. #define EDMA3TC_DFOPT_PRI_SHIFT (0x00000004u)
  95. #define EDMA3TC_DFOPT_PRI_PRI0 (0x00000000u)
  96. #define EDMA3TC_DFOPT_PRI_PRI1 (0x00000001u)
  97. #define EDMA3TC_DFOPT_PRI_PRI2 (0x00000002u)
  98. #define EDMA3TC_DFOPT_PRI_PRI3 (0x00000003u)
  99. #define EDMA3TC_DFOPT_PRI_PRI4 (0x00000004u)
  100. #define EDMA3TC_DFOPT_PRI_PRI5 (0x00000005u)
  101. #define EDMA3TC_DFOPT_PRI_PRI6 (0x00000006u)
  102. #define EDMA3TC_DFOPT_PRI_PRI7 (0x00000007u)
  103. #define EDMA3TC_DFOPT_DAM (0x00000002u)
  104. #define EDMA3TC_DFOPT_DAM_SHIFT (0x00000001u)
  105. #define EDMA3TC_DFOPT_SAM (0x00000001u)
  106. #define EDMA3TC_DFOPT_SAM_SHIFT (0x00000000u)
  107. /* DFSRC */
  108. #define EDMA3TC_DFSRC_SADDR (0xFFFFFFFFu)
  109. #define EDMA3TC_DFSRC_SADDR_SHIFT (0x00000000u)
  110. /* DFCNT */
  111. #define EDMA3TC_DFCNT_BCNT (0xFFFF0000u)
  112. #define EDMA3TC_DFCNT_BCNT_SHIFT (0x00000010u)
  113. #define EDMA3TC_DFCNT_ACNT (0x0000FFFFu)
  114. #define EDMA3TC_DFCNT_ACNT_SHIFT (0x00000000u)
  115. /* DFDST */
  116. #define EDMA3TC_DFDST_DADDR (0xFFFFFFFFu)
  117. #define EDMA3TC_DFDST_DADDR_SHIFT (0x00000000u)
  118. /* DFBIDX */
  119. #define EDMA3TC_DFBIDX_DSTBIDX (0xFFFF0000u)
  120. #define EDMA3TC_DFBIDX_DSTBIDX_SHIFT (0x00000010u)
  121. #define EDMA3TC_DFBIDX_SRCBIDX (0x0000FFFFu)
  122. #define EDMA3TC_DFBIDX_SRCBIDX_SHIFT (0x00000000u)
  123. /* DFMPPRXY */
  124. #define EDMA3TC_DFMPPRXY_PRIV (0x00000100u)
  125. #define EDMA3TC_DFMPPRXY_PRIV_SHIFT (0x00000008u)
  126. #define EDMA3TC_DFMPPRXY_PRIVID (0x0000000Fu)
  127. #define EDMA3TC_DFMPPRXY_PRIVID_SHIFT (0x00000000u)
  128. /*----PRIVID Tokens----*/
  129. #define EDMATC_DFMPPRXY_PRIVID_ARM (0x00000000u)
  130. #define EDMATC_DFMPPRXY_PRIVID_DSP (0x00000001u)
  131. #define EDMATC_DFMPPRXY_PRIVID_DMAX (0x00000002u)
  132. #define EDMATC_DFMPPRXY_PRIVID_HPI (0x00000003u)
  133. #define EDMATC_DFMPPRXY_PRIVID_EMAC (0x00000004u)
  134. #define EDMATC_DFMPPRXY_PRIVID_USB1 (0x00000005u)
  135. #define EDMATC_DFMPPRXY_PRIVID_USB0 (0x00000006u)
  136. #define EDMATC_DFMPPRXY_PRIVID_LCDC (0x00000007u)
  137. /* PID */
  138. #define EDMA3TC_PID_PID (0xFFFFFFFFu)
  139. #define EDMA3TC_PID_PID_SHIFT (0x00000000u)
  140. /* TCCFG */
  141. #define EDMA3TC_TCCFG_DREGDEPTH (0x00000300u)
  142. #define EDMA3TC_TCCFG_DREGDEPTH_SHIFT (0x00000008u)
  143. /*----DREGDEPTH Tokens----*/
  144. #define EDMA3TC_TCCFG_DREGDEPTH_1ENTRY (0x00000000u)
  145. #define EDMA3TC_TCCFG_DREGDEPTH_2ENTRY (0x00000001u)
  146. #define EDMA3TC_TCCFG_DREGDEPTH_4ENTRY (0x00000002u)
  147. #define EDMA3TC_TCCFG_BUSWIDTH (0x00000030u)
  148. #define EDMA3TC_TCCFG_BUSWIDTH_SHIFT (0x00000004u)
  149. /*----BUSWIDTH Tokens----*/
  150. #define EDMA3TC_TCCFG_BUSWIDTH_32BIT (0x00000000u)
  151. #define EDMA3TC_TCCFG_BUSWIDTH_64BIT (0x00000001u)
  152. #define EDMA3TC_TCCFG_BUSWIDTH_128BIT (0x00000002u)
  153. #define EDMA3TC_TCCFG_FIFOSIZE (0x00000007u)
  154. #define EDMA3TC_TCCFG_FIFOSIZE_SHIFT (0x00000000u)
  155. /*----FIFOSIZE Tokens----*/
  156. #define EDMA3TC_TCCFG_FIFOSIZE_32BYTE (0x00000000u)
  157. #define EDMA3TC_TCCFG_FIFOSIZE_64BYTE (0x00000001u)
  158. #define EDMA3TC_TCCFG_FIFOSIZE_128BYTE (0x00000002u)
  159. #define EDMA3TC_TCCFG_FIFOSIZE_256BYTE (0x00000003u)
  160. #define EDMA3TC_TCCFG_FIFOSIZE_512BYTE (0x00000004u)
  161. /* TCSTAT */
  162. #define EDMA3TC_TCSTAT_DFSTRTPTR (0x00001800u)
  163. #define EDMA3TC_TCSTAT_DFSTRTPTR_SHIFT (0x0000000Bu)
  164. #define EDMA3TC_TCSTAT_DSTACTV (0x00000070u)
  165. #define EDMA3TC_TCSTAT_DSTACTV_SHIFT (0x00000004u)
  166. #define EDMA3TC_TCSTAT_DSTACTV_EMPTY (0x00000000u)
  167. #define EDMA3TC_TCSTAT_DSTACTV_1TR (0x00000001u)
  168. #define EDMA3TC_TCSTAT_DSTACTV_2TR (0x00000002u)
  169. #define EDMA3TC_TCSTAT_DSTACTV_3TR (0x00000003u)
  170. #define EDMA3TC_TCSTAT_DSTACTV_4TR (0x00000004u)
  171. #define EDMA3TC_TCSTAT_WSACTV (0x00000004u)
  172. #define EDMA3TC_TCSTAT_WSACTV_SHIFT (0x00000002u)
  173. #define EDMA3TC_TCSTAT_SRCACTV (0x00000002u)
  174. #define EDMA3TC_TCSTAT_SRCACTV_SHIFT (0x00000001u)
  175. #define EDMA3TC_TCSTAT_PROGBUSY (0x00000001u)
  176. #define EDMA3TC_TCSTAT_PROGBUSY_SHIFT (0x00000000u)
  177. /* ERRSTAT */
  178. #define EDMA3TC_ERRSTAT_MMRAERR (0x00000008u)
  179. #define EDMA3TC_ERRSTAT_MMRAERR_SHIFT (0x00000003u)
  180. #define EDMA3TC_ERRSTAT_TRERR (0x00000004u)
  181. #define EDMA3TC_ERRSTAT_TRERR_SHIFT (0x00000002u)
  182. #define EDMA3TC_ERRSTAT_BUSERR (0x00000001u)
  183. #define EDMA3TC_ERRSTAT_BUSERR_SHIFT (0x00000000u)
  184. /* ERREN */
  185. #define EDMA3TC_ERREN_MMRAERR (0x00000008u)
  186. #define EDMA3TC_ERREN_MMRAERR_SHIFT (0x00000003u)
  187. #define EDMA3TC_ERREN_TRERR (0x00000004u)
  188. #define EDMA3TC_ERREN_TRERR_SHIFT (0x00000002u)
  189. #define EDMA3TC_ERREN_BUSERR (0x00000001u)
  190. #define EDMA3TC_ERREN_BUSERR_SHIFT (0x00000000u)
  191. /* ERRCLR */
  192. #define EDMA3TC_ERRCLR_MMRAERR (0x00000008u)
  193. #define EDMA3TC_ERRCLR_MMRAERR_SHIFT (0x00000003u)
  194. #define EDMA3TC_ERRCLR_TRERR (0x00000004u)
  195. #define EDMA3TC_ERRCLR_TRERR_SHIFT (0x00000002u)
  196. #define EDMA3TC_ERRCLR_BUSERR (0x00000001u)
  197. #define EDMA3TC_ERRCLR_BUSERR_SHIFT (0x00000000u)
  198. /* ERRDET */
  199. #define EDMA3TC_ERRDET_TCCHEN (0x00020000u)
  200. #define EDMA3TC_ERRDET_TCCHEN_SHIFT (0x00000011u)
  201. #define EDMA3TC_ERRDET_TCINTEN (0x00010000u)
  202. #define EDMA3TC_ERRDET_TCINTEN_SHIFT (0x00000010u)
  203. #define EDMA3TC_ERRDET_TCC (0x00003F00u)
  204. #define EDMA3TC_ERRDET_TCC_SHIFT (0x00000008u)
  205. #define EDMA3TC_ERRDET_STAT (0x0000000Fu)
  206. #define EDMA3TC_ERRDET_STAT_SHIFT (0x00000000u)
  207. /*----STAT Tokens----*/
  208. #define EDMA3TC_ERRDET_STAT_NONE (0x00000000u)
  209. #define EDMA3TC_ERRDET_STAT_READ_ADDRESS (0x00000001u)
  210. #define EDMA3TC_ERRDET_STAT_READ_PRIVILEGE (0x00000002u)
  211. #define EDMA3TC_ERRDET_STAT_READ_TIMEOUT (0x00000003u)
  212. #define EDMA3TC_ERRDET_STAT_READ_DATA (0x00000004u)
  213. #define EDMA3TC_ERRDET_STAT_READ_EXCLUSIVE (0x00000007u)
  214. #define EDMA3TC_ERRDET_STAT_WRITE_ADDRESS (0x00000009u)
  215. #define EDMA3TC_ERRDET_STAT_WRITE_PRIVILEGE (0x0000000Au)
  216. #define EDMA3TC_ERRDET_STAT_WRITE_TIMEOUT (0x0000000Bu)
  217. #define EDMA3TC_ERRDET_STAT_WRITE_DATA (0x0000000Cu)
  218. #define EDMA3TC_ERRDET_STAT_WRITE_EXCLUSIVE (0x0000000Fu)
  219. /* ERRCMD */
  220. #define EDMA3TC_ERRCMD_EVAL (0x00000001u)
  221. #define EDMA3TC_ERRCMD_EVAL_SHIFT (0x00000000u)
  222. /* RDRATE */
  223. #define EDMA3TC_RDRATE_RDRATE (0x00000007u)
  224. #define EDMA3TC_RDRATE_RDRATE_SHIFT (0x00000000u)
  225. /*----RDRATE Tokens----*/
  226. #define EDMA3TC_RDRATE_RDRATE_AFAP (0x00000000u)
  227. #define EDMA3TC_RDRATE_RDRATE_4CYCLE (0x00000001u)
  228. #define EDMA3TC_RDRATE_RDRATE_8CYCLE (0x00000002u)
  229. #define EDMA3TC_RDRATE_RDRATE_16CYCLE (0x00000003u)
  230. #define EDMA3TC_RDRATE_RDRATE_32CYCLE (0x00000004u)
  231. /* SAOPT */
  232. #define EDMA3TC_SAOPT_TCCHEN (0x00400000u)
  233. #define EDMA3TC_SAOPT_TCCHEN_SHIFT (0x00000016u)
  234. #define EDMA3TC_SAOPT_TCINTEN (0x00100000u)
  235. #define EDMA3TC_SAOPT_TCINTEN_SHIFT (0x00000014u)
  236. #define EDMA3TC_SAOPT_TCC (0x0003F000u)
  237. #define EDMA3TC_SAOPT_TCC_SHIFT (0x0000000Cu)
  238. #define EDMA3TC_SAOPT_FWID (0x00000700u)
  239. #define EDMA3TC_SAOPT_FWID_SHIFT (0x00000008u)
  240. /*----FWID Tokens----*/
  241. #define EDMA3TC_SAOPT_FWID_8BIT (0x00000000u)
  242. #define EDMA3TC_SAOPT_FWID_16BIT (0x00000001u)
  243. #define EDMA3TC_SAOPT_FWID_32BIT (0x00000002u)
  244. #define EDMA3TC_SAOPT_FWID_64BIT (0x00000003u)
  245. #define EDMA3TC_SAOPT_FWID_128BIT (0x00000004u)
  246. #define EDMA3TC_SAOPT_FWID_256BIT (0x00000005u)
  247. #define EDMA3TC_SAOPT_PRI (0x00000070u)
  248. #define EDMA3TC_SAOPT_PRI_SHIFT (0x00000004u)
  249. #define EDMA3TC_SAOPT_PRI_PRI0 (0x00000000u)
  250. #define EDMA3TC_SAOPT_PRI_PRI1 (0x00000001u)
  251. #define EDMA3TC_SAOPT_PRI_PRI2 (0x00000002u)
  252. #define EDMA3TC_SAOPT_PRI_PRI3 (0x00000003u)
  253. #define EDMA3TC_SAOPT_PRI_PRI4 (0x00000004u)
  254. #define EDMA3TC_SAOPT_PRI_PRI5 (0x00000005u)
  255. #define EDMA3TC_SAOPT_PRI_PRI6 (0x00000006u)
  256. #define EDMA3TC_SAOPT_PRI_PRI7 (0x00000007u)
  257. #define EDMA3TC_SAOPT_DAM (0x00000002u)
  258. #define EDMA3TC_SAOPT_DAM_SHIFT (0x00000001u)
  259. #define EDMA3TC_SAOPT_SAM (0x00000001u)
  260. #define EDMA3TC_SAOPT_SAM_SHIFT (0x00000000u)
  261. /* SASRC */
  262. #define EDMA3TC_SASRC_SADDR (0xFFFFFFFFu)
  263. #define EDMA3TC_SASRC_SADDR_SHIFT (0x00000000u)
  264. /* SACNT */
  265. #define EDMA3TC_SACNT_BCNT (0xFFFF0000u)
  266. #define EDMA3TC_SACNT_BCNT_SHIFT (0x00000010u)
  267. #define EDMA3TC_SACNT_ACNT (0x0000FFFFu)
  268. #define EDMA3TC_SACNT_ACNT_SHIFT (0x00000000u)
  269. /* SADST */
  270. #define EDMA3TC_SADST_DADDR (0xFFFFFFFFu)
  271. #define EDMA3TC_SADST_DADDR_SHIFT (0x00000000u)
  272. /* SABIDX */
  273. #define EDMA3TC_SABIDX_DSTBIDX (0xFFFF0000u)
  274. #define EDMA3TC_SABIDX_DSTBIDX_SHIFT (0x00000010u)
  275. #define EDMA3TC_SABIDX_SRCBIDX (0x0000FFFFu)
  276. #define EDMA3TC_SABIDX_SRCBIDX_SHIFT (0x00000000u)
  277. /* SAMPPRXY */
  278. #define EDMA3TC_SAMPPRXY_PRIV (0x00000100u)
  279. #define EDMA3TC_SAMPPRXY_PRIV_SHIFT (0x00000008u)
  280. #define EDMA3TC_SAMPPRXY_PRIVID (0x0000000Fu)
  281. #define EDMA3TC_SAMPPRXY_PRIVID_SHIFT (0x00000000u)
  282. /*----PRIVID Tokens----*/
  283. #define EDMATC_SAMPPRXY_PRIVID_ARM (0x00000000u)
  284. #define EDMATC_SAMPPRXY_PRIVID_DSP (0x00000001u)
  285. #define EDMATC_SAMPPRXY_PRIVID_DMAX (0x00000002u)
  286. #define EDMATC_SAMPPRXY_PRIVID_HPI (0x00000003u)
  287. #define EDMATC_SAMPPRXY_PRIVID_EMAC (0x00000004u)
  288. #define EDMATC_SAMPPRXY_PRIVID_USB1 (0x00000005u)
  289. #define EDMATC_SAMPPRXY_PRIVID_USB0 (0x00000006u)
  290. #define EDMATC_SAMPPRXY_PRIVID_LCDC (0x00000007u)
  291. /* SACNTRLD */
  292. #define EDMA3TC_SACNTRLD_ACNTRLD (0x0000FFFFu)
  293. #define EDMA3TC_SACNTRLD_ACNTRLD_SHIFT (0x00000000u)
  294. /* SASRCBREF */
  295. #define EDMA3TC_SASRCBREF_SADDRBREF (0xFFFFFFFFu)
  296. #define EDMA3TC_SASRCBREF_SADDRBREF_SHIFT (0x00000000u)
  297. /* SADSTBREF */
  298. #define EDMA3TC_SADSTBREF_DADDRBREF (0xFFFFFFFFu)
  299. #define EDMA3TC_SADSTBREF_DADDRBREF_SHIFT (0x00000000u)
  300. /* DFCNTRLD */
  301. #define EDMA3TC_DFCNTRLD_ACNTRLD (0x0000FFFFu)
  302. #define EDMA3TC_DFCNTRLD_ACNTRLD_SHIFT (0x00000000u)
  303. /* DFSRCBREF */
  304. #define EDMA3TC_DFSRCBREF_SADDRBREF (0xFFFFFFFFu)
  305. #define EDMA3TC_DFSRCBREF_SADDRBREF_SHIFT (0x00000000u)
  306. /* DFDSTBREF */
  307. #define EDMA3TC_DFDSTBREF_DADDRBREF (0xFFFFFFFFu)
  308. #define EDMA3TC_DFDSTBREF_DADDRBREF_SHIFT (0x00000000u)
  309. #ifdef __cplusplus
  310. }
  311. #endif
  312. #endif