hw_intc.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /**
  2. * @Component: INTC
  3. *
  4. * @Filename: intc_header.h
  5. *
  6. * @Description: Component description is not available
  7. *
  8. * Generated by: Genesis 2.0.1.3
  9. * Autogen 2.4.0.0
  10. *
  11. *//* ====================================================================== */
  12. /*
  13. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  14. */
  15. /*
  16. * Redistribution and use in source and binary forms, with or without
  17. * modification, are permitted provided that the following conditions
  18. * are met:
  19. *
  20. * Redistributions of source code must retain the above copyright
  21. * notice, this list of conditions and the following disclaimer.
  22. *
  23. * Redistributions in binary form must reproduce the above copyright
  24. * notice, this list of conditions and the following disclaimer in the
  25. * documentation and/or other materials provided with the
  26. * distribution.
  27. *
  28. * Neither the name of Texas Instruments Incorporated nor the names of
  29. * its contributors may be used to endorse or promote products derived
  30. * from this software without specific prior written permission.
  31. *
  32. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  33. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  34. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  35. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  36. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  37. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  38. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  39. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  40. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  41. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  42. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  43. *
  44. */
  45. #ifndef _HW_INTC_H_
  46. #define _HW_INTC_H_
  47. /*************************************************************************\
  48. * Registers Definition
  49. \*************************************************************************/
  50. #define INTC_REVISION (0x0)
  51. #define INTC_SYSCONFIG (0x10)
  52. #define INTC_SYSSTATUS (0x14)
  53. #define INTC_SIR_IRQ (0x40)
  54. #define INTC_SIR_FIQ (0x44)
  55. #define INTC_CONTROL (0x48)
  56. #define INTC_PROTECTION (0x4c)
  57. #define INTC_IDLE (0x50)
  58. #define INTC_IRQ_PRIORITY (0x60)
  59. #define INTC_FIQ_PRIORITY (0x64)
  60. #define INTC_THRESHOLD (0x68)
  61. #define INTC_SICR (0x6c)
  62. #define INTC_SCR(n) (0x70 + ((n) * 0x04))
  63. #define INTC_ITR(n) (0x80 + ((n) * 0x20))
  64. #define INTC_MIR(n) (0x84 + ((n) * 0x20))
  65. #define INTC_MIR_CLEAR(n) (0x88 + ((n) * 0x20))
  66. #define INTC_MIR_SET(n) (0x8c + ((n) * 0x20))
  67. #define INTC_ISR_SET(n) (0x90 + ((n) * 0x20))
  68. #define INTC_ISR_CLEAR(n) (0x94 + ((n) * 0x20))
  69. #define INTC_PENDING_IRQ(n) (0x98 + ((n) * 0x20))
  70. #define INTC_PENDING_FIQ(n) (0x9c + ((n) * 0x20))
  71. #define INTC_ILR(n) (0x100 + ((n) * 0x04))
  72. /**************************************************************************\
  73. * Field Definition Macros
  74. \**************************************************************************/
  75. /* REVISION */
  76. #define INTC_REVISION_REV (0x000000FFu)
  77. #define INTC_REVISION_REV_SHIFT (0x00000000u)
  78. /* SYSCONFIG */
  79. #define INTC_SYSCONFIG_SOFTRESET (0x00000002u)
  80. #define INTC_SYSCONFIG_SOFTRESET_SHIFT (0x00000001u)
  81. #define INTC_SYSCONFIG_AUTOIDLE (0x00000001u)
  82. #define INTC_SYSCONFIG_AUTOIDLE_SHIFT (0x00000000u)
  83. /* SYSSTATUS */
  84. #define INTC_SYSSTATUS_RESETDONE (0x00000001u)
  85. #define INTC_SYSSTATUS_RESETDONE_SHIFT (0x00000000u)
  86. /* SIR_IRQ */
  87. #define INTC_SIR_IRQ_SPURIOUSIRQ (0xFFFFFF80u)
  88. #define INTC_SIR_IRQ_SPURIOUSIRQ_SHIFT (0x00000007u)
  89. #define INTC_SIR_IRQ_ACTIVEIRQ (0x0000007F)
  90. #define INTC_SIR_IRQ_ACTIVEIRQ_SHIFT (0x00000000)
  91. /* SIR_FIQ */
  92. #define INTC_SIR_FIQ_SPURIOUSFIQ (0xFFFFFF80)
  93. #define INTC_SIR_FIQ_SPURIOUSFIQ_SHIFT (0x00000007)
  94. #define INTC_SIR_FIQ_ACTIVEFIQ (0x0000007F)
  95. #define INTC_SIR_FIQ_ACTIVEFIQ_SHIFT (0x00000000)
  96. /* CONTROL */
  97. #define INTC_CONTROL_NEWFIQAGR (0x00000002)
  98. #define INTC_CONTROL_NEWFIQAGR_SHIFT (0x00000001)
  99. #define INTC_CONTROL_NEWIRQAGR (0x00000001)
  100. #define INTC_CONTROL_NEWIRQAGR_SHIFT (0x00000000)
  101. /* PROTECTION */
  102. #define INTC_PROTECTION_PROTECTION (0x00000001u)
  103. #define INTC_PROTECTION_PROTECTION_SHIFT (0x00000000u)
  104. /* IDLE */
  105. #define INTC_IDLE_TURBO (0x00000002u)
  106. #define INTC_IDLE_TURBO_SHIFT (0x00000001u)
  107. #define INTC_IDLE_FUNCIDLE (0x00000001u)
  108. #define INTC_IDLE_FUNCIDLE_SHIFT (0x00000000u)
  109. /* IRQ_PRIORITY */
  110. #define INTC_IRQ_PRIORITY_SPURIOUSIRQFLAG (0xFFFFFFC0u)
  111. #define INTC_IRQ_PRIORITY_SPURIOUSIRQFLAG_SHIFT (0x00000006u)
  112. #define INTC_IRQ_PRIORITY_IRQPRIORITY (0x0000003Fu)
  113. #define INTC_IRQ_PRIORITY_IRQPRIORITY_SHIFT (0x00000000u)
  114. /* FIQ_PRIORITY */
  115. #define INTC_FIQ_PRIORITY_SPURIOUSFIQFLAG (0xFFFFFFC0u)
  116. #define INTC_FIQ_PRIORITY_SPURIOUSFIQFLAG_SHIFT (0x00000006u)
  117. #define INTC_FIQ_PRIORITY_FIQPRIORITY (0x0000003Fu)
  118. #define INTC_FIQ_PRIORITY_FIQPRIORITY_SHIFT (0x00000000u)
  119. /* THRESHOLD */
  120. #define INTC_THRESHOLD_PRIORITYTHRESHOLD (0x000000FFu)
  121. #define INTC_THRESHOLD_PRIORITYTHRESHOLD_SHIFT (0x00000000u)
  122. /* SICR */
  123. #define INTC_SICR_GLOBALMASK (0x00000040u)
  124. #define INTC_SICR_GLOBALMASK_SHIFT (0x00000006u)
  125. #define INTC_SICR_SOFTRESETINH (0x00000020u)
  126. #define INTC_SICR_SOFTRESETINH_SHIFT (0x00000005u)
  127. #define INTC_SICR_PUBLICMASKFEEDBACK (0x00000010u)
  128. #define INTC_SICR_PUBLICMASKFEEDBACK_SHIFT (0x00000004u)
  129. #define INTC_SICR_PUBLICINHIBIT (0x00000008u)
  130. #define INTC_SICR_PUBLICINHIBIT_SHIFT (0x00000003u)
  131. #define INTC_SICR_AUTOINHIBIT (0x00000004u)
  132. #define INTC_SICR_AUTOINHIBIT_SHIFT (0x00000002u)
  133. #define INTC_SICR_SSMFIQENABLE (0x00000002u)
  134. #define INTC_SICR_SSMFIQENABLE_SHIFT (0x00000001u)
  135. #define INTC_SICR_SSMFIQSTATUS (0x00000001u)
  136. #define INTC_SICR_SSMFIQSTATUS_SHIFT (0x00000000u)
  137. /* SCR0 */
  138. #define INTC_SCR0_SECUREENABLE (0xFFFFFFFFu)
  139. #define INTC_SCR0_SECUREENABLE_SHIFT (0x00000000u)
  140. /* SCR1 */
  141. #define INTC_SCR1_SECUREENABLE (0xFFFFFFFFu)
  142. #define INTC_SCR1_SECUREENABLE_SHIFT (0x00000000u)
  143. /* SCR2 */
  144. #define INTC_SCR2_SECUREENABLE (0xFFFFFFFFu)
  145. #define INTC_SCR2_SECUREENABLE_SHIFT (0x00000000u)
  146. /* ITR0 */
  147. #define INTC_ITR0_ITR (0xFFFFFFFFu)
  148. #define INTC_ITR0_ITR_SHIFT (0x00000000u)
  149. /* MIR0 */
  150. #define INTC_MIR0_MIR (0xFFFFFFFFu)
  151. #define INTC_MIR0_MIR_SHIFT (0x00000000u)
  152. /* MIR_CLEAR0 */
  153. #define INTC_MIR_CLEAR0_MIRCLEAR (0xFFFFFFFFu)
  154. #define INTC_MIR_CLEAR0_MIRCLEAR_SHIFT (0x00000000u)
  155. /* MIR_SET0 */
  156. #define INTC_MIR_SET0_MIRSET (0xFFFFFFFFu)
  157. #define INTC_MIR_SET0_MIRSET_SHIFT (0x00000000u)
  158. /* ISR_SET0 */
  159. #define INTC_ISR_SET0_ISRSET (0xFFFFFFFFu)
  160. #define INTC_ISR_SET0_ISRSET_SHIFT (0x00000000u)
  161. /* ISR_CLEAR0 */
  162. #define INTC_ISR_CLEAR0_ISRCLEAR (0xFFFFFFFFu)
  163. #define INTC_ISR_CLEAR0_ISRCLEAR_SHIFT (0x00000000u)
  164. /* PENDING_IRQ0 */
  165. #define INTC_PENDING_IRQ0_PENDING_IRQ (0xFFFFFFFFu)
  166. #define INTC_PENDING_IRQ0_PENDING_IRQ_SHIFT (0x00000000u)
  167. /* PENDING_FIQ0 */
  168. #define INTC_PENDING_FIQ0_PENDING_FIQ (0xFFFFFFFFu)
  169. #define INTC_PENDING_FIQ0_PENDING_FIQ_SHIFT (0x00000000u)
  170. /* ITR1 */
  171. #define INTC_ITR1_ITR (0xFFFFFFFFu)
  172. #define INTC_ITR1_ITR_SHIFT (0x00000000u)
  173. /* MIR1 */
  174. #define INTC_MIR1_MIR (0xFFFFFFFFu)
  175. #define INTC_MIR1_MIR_SHIFT (0x00000000u)
  176. /* MIR_CLEAR1 */
  177. #define INTC_MIR_CLEAR1_MIRCLEAR (0xFFFFFFFFu)
  178. #define INTC_MIR_CLEAR1_MIRCLEAR_SHIFT (0x00000000u)
  179. /* MIR_SET1 */
  180. #define INTC_MIR_SET1_MIRSET (0xFFFFFFFFu)
  181. #define INTC_MIR_SET1_MIRSET_SHIFT (0x00000000u)
  182. /* ISR_SET1 */
  183. #define INTC_ISR_SET1_ISRSET (0xFFFFFFFFu)
  184. #define INTC_ISR_SET1_ISRSET_SHIFT (0x00000000u)
  185. /* ISR_CLEAR1 */
  186. #define INTC_ISR_CLEAR1_ISRCLEAR (0xFFFFFFFFu)
  187. #define INTC_ISR_CLEAR1_ISRCLEAR_SHIFT (0x00000000u)
  188. /* PENDING_IRQ1 */
  189. #define INTC_PENDING_IRQ1_PENDING_IRQ (0xFFFFFFFFu)
  190. #define INTC_PENDING_IRQ1_PENDING_IRQ_SHIFT (0x00000000u)
  191. /* PENDING_FIQ1 */
  192. #define INTC_PENDING_FIQ1_PENDING_FIQ (0xFFFFFFFFu)
  193. #define INTC_PENDING_FIQ1_PENDING_FIQ_SHIFT (0x00000000u)
  194. /* ITR2 */
  195. #define INTC_ITR2_ITR (0xFFFFFFFFu)
  196. #define INTC_ITR2_ITR_SHIFT (0x00000000u)
  197. /* MIR2 */
  198. #define INTC_MIR2_MIR (0xFFFFFFFFu)
  199. #define INTC_MIR2_MIR_SHIFT (0x00000000u)
  200. /* MIR_CLEAR2 */
  201. #define INTC_MIR_CLEAR2_MIRCLEAR (0xFFFFFFFFu)
  202. #define INTC_MIR_CLEAR2_MIRCLEAR_SHIFT (0x00000000u)
  203. /* MIR_SET2 */
  204. #define INTC_MIR_SET2_MIRSET (0xFFFFFFFFu)
  205. #define INTC_MIR_SET2_MIRSET_SHIFT (0x00000000u)
  206. /* ISR_SET2 */
  207. #define INTC_ISR_SET2_ISRSET (0xFFFFFFFFu)
  208. #define INTC_ISR_SET2_ISRSET_SHIFT (0x00000000u)
  209. /* ISR_CLEAR2 */
  210. #define INTC_ISR_CLEAR2_ISRCLEAR (0xFFFFFFFFu)
  211. #define INTC_ISR_CLEAR2_ISRCLEAR_SHIFT (0x00000000u)
  212. /* PENDING_IRQ2 */
  213. #define INTC_PENDING_IRQ2_PENDING_IRQ (0xFFFFFFFFu)
  214. #define INTC_PENDING_IRQ2_PENDING_IRQ_SHIFT (0x00000000u)
  215. /* PENDING_FIQ2 */
  216. #define INTC_PENDING_FIQ2_PENDING_FIQ (0xFFFFFFFFu)
  217. #define INTC_PENDING_FIQ2_PENDING_FIQ_SHIFT (0x00000000u)
  218. /* ILR */
  219. #define INTC_ILR_PRIORITY (0x000001FCu)
  220. #define INTC_ILR_PRIORITY_SHIFT (0x00000002u)
  221. #define INTC_ILR_FIQNIRQ (0x00000001u)
  222. #define INTC_ILR_FIQNIRQ_SHIFT (0x00000000u)
  223. #endif