hw_cm_per.h 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /**
  2. * @Component: CM
  3. *
  4. * @Filename: ../../CredDataBase/prcmCRED/cm_per_cred.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _HW_CM_PER_H_
  41. #define _HW_CM_PER_H_
  42. /***********************************************************************\
  43. * Register arrays Definition
  44. \***********************************************************************/
  45. /***********************************************************************\
  46. * Bundle arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundles Definition
  50. \***********************************************************************/
  51. /*************************************************************************\
  52. * Registers Definition
  53. \*************************************************************************/
  54. #define CM_PER_L4LS_CLKSTCTRL (0x0)
  55. #define CM_PER_L3S_CLKSTCTRL (0x4)
  56. #define CM_PER_L4FW_CLKSTCTRL (0x8)
  57. #define CM_PER_L3_CLKSTCTRL (0xc)
  58. #define CM_PER_CPGMAC0_CLKCTRL (0x14)
  59. #define CM_PER_LCDC_CLKCTRL (0x18)
  60. #define CM_PER_USB0_CLKCTRL (0x1c)
  61. #define CM_PER_MLB_CLKCTRL (0x20)
  62. #define CM_PER_TPTC0_CLKCTRL (0x24)
  63. #define CM_PER_EMIF_CLKCTRL (0x28)
  64. #define CM_PER_OCMCRAM_CLKCTRL (0x2c)
  65. #define CM_PER_GPMC_CLKCTRL (0x30)
  66. #define CM_PER_MCASP0_CLKCTRL (0x34)
  67. #define CM_PER_UART5_CLKCTRL (0x38)
  68. #define CM_PER_MMC0_CLKCTRL (0x3c)
  69. #define CM_PER_ELM_CLKCTRL (0x40)
  70. #define CM_PER_I2C2_CLKCTRL (0x44)
  71. #define CM_PER_I2C1_CLKCTRL (0x48)
  72. #define CM_PER_SPI0_CLKCTRL (0x4c)
  73. #define CM_PER_SPI1_CLKCTRL (0x50)
  74. #define CM_PER_L4LS_CLKCTRL (0x60)
  75. #define CM_PER_L4FW_CLKCTRL (0x64)
  76. #define CM_PER_MCASP1_CLKCTRL (0x68)
  77. #define CM_PER_UART1_CLKCTRL (0x6c)
  78. #define CM_PER_UART2_CLKCTRL (0x70)
  79. #define CM_PER_UART3_CLKCTRL (0x74)
  80. #define CM_PER_UART4_CLKCTRL (0x78)
  81. #define CM_PER_TIMER7_CLKCTRL (0x7c)
  82. #define CM_PER_TIMER2_CLKCTRL (0x80)
  83. #define CM_PER_TIMER3_CLKCTRL (0x84)
  84. #define CM_PER_TIMER4_CLKCTRL (0x88)
  85. #define CM_PER_RNG_CLKCTRL (0x90)
  86. #define CM_PER_AES0_CLKCTRL (0x94)
  87. #define CM_PER_SHA0_CLKCTRL (0xa0)
  88. #define CM_PER_PKA_CLKCTRL (0xa4)
  89. #define CM_PER_GPIO6_CLKCTRL (0xa8)
  90. #define CM_PER_GPIO1_CLKCTRL (0xac)
  91. #define CM_PER_GPIO2_CLKCTRL (0xb0)
  92. #define CM_PER_GPIO3_CLKCTRL (0xb4)
  93. #define CM_PER_TPCC_CLKCTRL (0xbc)
  94. #define CM_PER_DCAN0_CLKCTRL (0xc0)
  95. #define CM_PER_DCAN1_CLKCTRL (0xc4)
  96. #define CM_PER_EPWMSS1_CLKCTRL (0xcc)
  97. #define CM_PER_EMIF_FW_CLKCTRL (0xd0)
  98. #define CM_PER_EPWMSS0_CLKCTRL (0xd4)
  99. #define CM_PER_EPWMSS2_CLKCTRL (0xd8)
  100. #define CM_PER_L3_INSTR_CLKCTRL (0xdc)
  101. #define CM_PER_L3_CLKCTRL (0xe0)
  102. #define CM_PER_IEEE5000_CLKCTRL (0xe4)
  103. #define CM_PER_ICSS_CLKCTRL (0xe8)
  104. #define CM_PER_TIMER5_CLKCTRL (0xec)
  105. #define CM_PER_TIMER6_CLKCTRL (0xf0)
  106. #define CM_PER_MMC1_CLKCTRL (0xf4)
  107. #define CM_PER_MMC2_CLKCTRL (0xf8)
  108. #define CM_PER_TPTC1_CLKCTRL (0xfc)
  109. #define CM_PER_TPTC2_CLKCTRL (0x100)
  110. #define CM_PER_SPINLOCK_CLKCTRL (0x10c)
  111. #define CM_PER_MAILBOX0_CLKCTRL (0x110)
  112. #define CM_PER_L4HS_CLKSTCTRL (0x11c)
  113. #define CM_PER_L4HS_CLKCTRL (0x120)
  114. #define CM_PER_MSTR_EXPS_CLKCTRL (0x124)
  115. #define CM_PER_SLV_EXPS_CLKCTRL (0x128)
  116. #define CM_PER_OCPWP_L3_CLKSTCTRL (0x12c)
  117. #define CM_PER_OCPWP_CLKCTRL (0x130)
  118. #define CM_PER_ICSS_CLKSTCTRL (0x140)
  119. #define CM_PER_CPSW_CLKSTCTRL (0x144)
  120. #define CM_PER_LCDC_CLKSTCTRL (0x148)
  121. #define CM_PER_CLKDIV32K_CLKCTRL (0x14c)
  122. #define CM_PER_CLK_24MHZ_CLKSTCTRL (0x150)
  123. /**************************************************************************\
  124. * Field Definition Macros
  125. \**************************************************************************/
  126. /* L4LS_CLKSTCTRL */
  127. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK (0x00000800u)
  128. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK_SHIFT (0x0000000Bu)
  129. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK_ACT (0x1u)
  130. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK_INACT (0x0u)
  131. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK (0x00080000u)
  132. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK_SHIFT (0x00000013u)
  133. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK_ACT (0x1u)
  134. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK_INACT (0x0u)
  135. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK (0x00100000u)
  136. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK_SHIFT (0x00000014u)
  137. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK_ACT (0x1u)
  138. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK_INACT (0x0u)
  139. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK (0x00200000u)
  140. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK_SHIFT (0x00000015u)
  141. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK_ACT (0x1u)
  142. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK_INACT (0x0u)
  143. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK (0x01000000u)
  144. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK_SHIFT (0x00000018u)
  145. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK_ACT (0x1u)
  146. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK_INACT (0x0u)
  147. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK (0x00000100u)
  148. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK_SHIFT (0x00000008u)
  149. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK_ACT (0x1u)
  150. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK_INACT (0x0u)
  151. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK (0x00020000u)
  152. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK_SHIFT (0x00000011u)
  153. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK_ACT (0x1u)
  154. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK_INACT (0x0u)
  155. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK (0x02000000u)
  156. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK_SHIFT (0x00000019u)
  157. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK_ACT (0x1u)
  158. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK_INACT (0x0u)
  159. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK (0x00004000u)
  160. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK_SHIFT (0x0000000Eu)
  161. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK_ACT (0x1u)
  162. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK_INACT (0x0u)
  163. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK (0x00008000u)
  164. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK_SHIFT (0x0000000Fu)
  165. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK_ACT (0x1u)
  166. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK_INACT (0x0u)
  167. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK (0x00010000u)
  168. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK_SHIFT (0x00000010u)
  169. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK_ACT (0x1u)
  170. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK_INACT (0x0u)
  171. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK (0x08000000u)
  172. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK_SHIFT (0x0000001Bu)
  173. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK_ACT (0x1u)
  174. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK_INACT (0x0u)
  175. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK (0x10000000u)
  176. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK_SHIFT (0x0000001Cu)
  177. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK_ACT (0x1u)
  178. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK_INACT (0x0u)
  179. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK (0x00002000u)
  180. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK_SHIFT (0x0000000Du)
  181. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK_ACT (0x1u)
  182. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK_INACT (0x0u)
  183. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK (0x00000400u)
  184. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK_SHIFT (0x0000000Au)
  185. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK_ACT (0x1u)
  186. #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK_INACT (0x0u)
  187. #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  188. #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  189. #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  190. #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  191. #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  192. #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  193. /* L3S_CLKSTCTRL */
  194. #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK (0x00000008u)
  195. #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK_SHIFT (0x00000003u)
  196. #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK_ACT (0x1u)
  197. #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK_INACT (0x0u)
  198. #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  199. #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  200. #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  201. #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  202. #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  203. #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  204. /* L4FW_CLKSTCTRL */
  205. #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK (0x00000100u)
  206. #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK_SHIFT (0x00000008u)
  207. #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK_ACT (0x1u)
  208. #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK_INACT (0x0u)
  209. #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  210. #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  211. #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  212. #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  213. #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  214. #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  215. /* L3_CLKSTCTRL */
  216. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK (0x00000040u)
  217. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK_SHIFT (0x00000006u)
  218. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK_ACT (0x1u)
  219. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK_INACT (0x0u)
  220. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK (0x00000004u)
  221. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK_SHIFT (0x00000002u)
  222. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK_ACT (0x1u)
  223. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK_INACT (0x0u)
  224. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK (0x00000010u)
  225. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK_SHIFT (0x00000004u)
  226. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK_ACT (0x1u)
  227. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK_INACT (0x0u)
  228. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK (0x00000080u)
  229. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK_SHIFT (0x00000007u)
  230. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK_ACT (0x1u)
  231. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK_INACT (0x0u)
  232. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK (0x00000008u)
  233. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK_SHIFT (0x00000003u)
  234. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK_ACT (0x1u)
  235. #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK_INACT (0x0u)
  236. #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  237. #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  238. #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  239. #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  240. #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  241. #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  242. /* CPGMAC0_CLKCTRL */
  243. #define CM_PER_CPGMAC0_CLKCTRL_IDLEST (0x00030000u)
  244. #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  245. #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_DISABLED (0x3u)
  246. #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_FUNC (0x0u)
  247. #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_IDLE (0x2u)
  248. #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_TRANS (0x1u)
  249. #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE (0x00000003u)
  250. #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  251. #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  252. #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  253. #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  254. #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  255. #define CM_PER_CPGMAC0_CLKCTRL_STBYST (0x00040000u)
  256. #define CM_PER_CPGMAC0_CLKCTRL_STBYST_SHIFT (0x00000012u)
  257. #define CM_PER_CPGMAC0_CLKCTRL_STBYST_FUNC (0x0u)
  258. #define CM_PER_CPGMAC0_CLKCTRL_STBYST_STANDBY (0x1u)
  259. /* LCDC_CLKCTRL */
  260. #define CM_PER_LCDC_CLKCTRL_IDLEST (0x00030000u)
  261. #define CM_PER_LCDC_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  262. #define CM_PER_LCDC_CLKCTRL_IDLEST_DISABLE (0x3u)
  263. #define CM_PER_LCDC_CLKCTRL_IDLEST_FUNC (0x0u)
  264. #define CM_PER_LCDC_CLKCTRL_IDLEST_IDLE (0x2u)
  265. #define CM_PER_LCDC_CLKCTRL_IDLEST_TRANS (0x1u)
  266. #define CM_PER_LCDC_CLKCTRL_MODULEMODE (0x00000003u)
  267. #define CM_PER_LCDC_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  268. #define CM_PER_LCDC_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  269. #define CM_PER_LCDC_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  270. #define CM_PER_LCDC_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  271. #define CM_PER_LCDC_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  272. #define CM_PER_LCDC_CLKCTRL_STBYST (0x00040000u)
  273. #define CM_PER_LCDC_CLKCTRL_STBYST_SHIFT (0x00000012u)
  274. #define CM_PER_LCDC_CLKCTRL_STBYST_FUNC (0x0u)
  275. #define CM_PER_LCDC_CLKCTRL_STBYST_STANDBY (0x1u)
  276. /* USB0_CLKCTRL */
  277. #define CM_PER_USB0_CLKCTRL_IDLEST (0x00030000u)
  278. #define CM_PER_USB0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  279. #define CM_PER_USB0_CLKCTRL_IDLEST_DISABLED (0x3u)
  280. #define CM_PER_USB0_CLKCTRL_IDLEST_FUNC (0x0u)
  281. #define CM_PER_USB0_CLKCTRL_IDLEST_IDLE (0x2u)
  282. #define CM_PER_USB0_CLKCTRL_IDLEST_TRANS (0x1u)
  283. #define CM_PER_USB0_CLKCTRL_MODULEMODE (0x00000003u)
  284. #define CM_PER_USB0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  285. #define CM_PER_USB0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  286. #define CM_PER_USB0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  287. #define CM_PER_USB0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  288. #define CM_PER_USB0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  289. #define CM_PER_USB0_CLKCTRL_STBYST (0x00040000u)
  290. #define CM_PER_USB0_CLKCTRL_STBYST_SHIFT (0x00000012u)
  291. #define CM_PER_USB0_CLKCTRL_STBYST_FUNC (0x0u)
  292. #define CM_PER_USB0_CLKCTRL_STBYST_STANDBY (0x1u)
  293. /* MLB_CLKCTRL */
  294. #define CM_PER_MLB_CLKCTRL_IDLEST (0x00030000u)
  295. #define CM_PER_MLB_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  296. #define CM_PER_MLB_CLKCTRL_IDLEST_DISABLE (0x3u)
  297. #define CM_PER_MLB_CLKCTRL_IDLEST_FUNC (0x0u)
  298. #define CM_PER_MLB_CLKCTRL_IDLEST_IDLE (0x2u)
  299. #define CM_PER_MLB_CLKCTRL_IDLEST_TRANS (0x1u)
  300. #define CM_PER_MLB_CLKCTRL_MODULEMODE (0x00000003u)
  301. #define CM_PER_MLB_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  302. #define CM_PER_MLB_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  303. #define CM_PER_MLB_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  304. #define CM_PER_MLB_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  305. #define CM_PER_MLB_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  306. #define CM_PER_MLB_CLKCTRL_STBYST (0x00040000u)
  307. #define CM_PER_MLB_CLKCTRL_STBYST_SHIFT (0x00000012u)
  308. #define CM_PER_MLB_CLKCTRL_STBYST_FUNC (0x0u)
  309. #define CM_PER_MLB_CLKCTRL_STBYST_STANDBY (0x1u)
  310. /* TPTC0_CLKCTRL */
  311. #define CM_PER_TPTC0_CLKCTRL_IDLEST (0x00030000u)
  312. #define CM_PER_TPTC0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  313. #define CM_PER_TPTC0_CLKCTRL_IDLEST_DISABLED (0x3u)
  314. #define CM_PER_TPTC0_CLKCTRL_IDLEST_FUNC (0x0u)
  315. #define CM_PER_TPTC0_CLKCTRL_IDLEST_IDLE (0x2u)
  316. #define CM_PER_TPTC0_CLKCTRL_IDLEST_TRANS (0x1u)
  317. #define CM_PER_TPTC0_CLKCTRL_MODULEMODE (0x00000003u)
  318. #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  319. #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  320. #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  321. #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  322. #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  323. #define CM_PER_TPTC0_CLKCTRL_STBYST (0x00040000u)
  324. #define CM_PER_TPTC0_CLKCTRL_STBYST_SHIFT (0x00000012u)
  325. #define CM_PER_TPTC0_CLKCTRL_STBYST_FUNC (0x0u)
  326. #define CM_PER_TPTC0_CLKCTRL_STBYST_STANDBY (0x1u)
  327. /* EMIF_CLKCTRL */
  328. #define CM_PER_EMIF_CLKCTRL_IDLEST (0x00030000u)
  329. #define CM_PER_EMIF_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  330. #define CM_PER_EMIF_CLKCTRL_IDLEST_DISABLE (0x3u)
  331. #define CM_PER_EMIF_CLKCTRL_IDLEST_FUNC (0x0u)
  332. #define CM_PER_EMIF_CLKCTRL_IDLEST_IDLE (0x2u)
  333. #define CM_PER_EMIF_CLKCTRL_IDLEST_TRANS (0x1u)
  334. #define CM_PER_EMIF_CLKCTRL_MODULEMODE (0x00000003u)
  335. #define CM_PER_EMIF_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  336. #define CM_PER_EMIF_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  337. #define CM_PER_EMIF_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  338. #define CM_PER_EMIF_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  339. #define CM_PER_EMIF_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  340. /* OCMCRAM_CLKCTRL */
  341. #define CM_PER_OCMCRAM_CLKCTRL_IDLEST (0x00030000u)
  342. #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  343. #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_DISABLE (0x3u)
  344. #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_FUNC (0x0u)
  345. #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_IDLE (0x2u)
  346. #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_TRANS (0x1u)
  347. #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE (0x00000003u)
  348. #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  349. #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  350. #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  351. #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  352. #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  353. /* GPMC_CLKCTRL */
  354. #define CM_PER_GPMC_CLKCTRL_IDLEST (0x00030000u)
  355. #define CM_PER_GPMC_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  356. #define CM_PER_GPMC_CLKCTRL_IDLEST_DISABLED (0x3u)
  357. #define CM_PER_GPMC_CLKCTRL_IDLEST_FUNC (0x0u)
  358. #define CM_PER_GPMC_CLKCTRL_IDLEST_IDLE (0x2u)
  359. #define CM_PER_GPMC_CLKCTRL_IDLEST_TRANS (0x1u)
  360. #define CM_PER_GPMC_CLKCTRL_MODULEMODE (0x00000003u)
  361. #define CM_PER_GPMC_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  362. #define CM_PER_GPMC_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  363. #define CM_PER_GPMC_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  364. #define CM_PER_GPMC_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  365. #define CM_PER_GPMC_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  366. /* MCASP0_CLKCTRL */
  367. #define CM_PER_MCASP0_CLKCTRL_IDLEST (0x00030000u)
  368. #define CM_PER_MCASP0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  369. #define CM_PER_MCASP0_CLKCTRL_IDLEST_DISABLE (0x3u)
  370. #define CM_PER_MCASP0_CLKCTRL_IDLEST_FUNC (0x0u)
  371. #define CM_PER_MCASP0_CLKCTRL_IDLEST_IDLE (0x2u)
  372. #define CM_PER_MCASP0_CLKCTRL_IDLEST_TRANS (0x1u)
  373. #define CM_PER_MCASP0_CLKCTRL_MODULEMODE (0x00000003u)
  374. #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  375. #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  376. #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  377. #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  378. #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  379. /* UART5_CLKCTRL */
  380. #define CM_PER_UART5_CLKCTRL_IDLEST (0x00030000u)
  381. #define CM_PER_UART5_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  382. #define CM_PER_UART5_CLKCTRL_IDLEST_DISABLE (0x3u)
  383. #define CM_PER_UART5_CLKCTRL_IDLEST_FUNC (0x0u)
  384. #define CM_PER_UART5_CLKCTRL_IDLEST_IDLE (0x2u)
  385. #define CM_PER_UART5_CLKCTRL_IDLEST_TRANS (0x1u)
  386. #define CM_PER_UART5_CLKCTRL_MODULEMODE (0x00000003u)
  387. #define CM_PER_UART5_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  388. #define CM_PER_UART5_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  389. #define CM_PER_UART5_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  390. #define CM_PER_UART5_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  391. #define CM_PER_UART5_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  392. /* MMC0_CLKCTRL */
  393. #define CM_PER_MMC0_CLKCTRL_IDLEST (0x00030000u)
  394. #define CM_PER_MMC0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  395. #define CM_PER_MMC0_CLKCTRL_IDLEST_DISABLED (0x3u)
  396. #define CM_PER_MMC0_CLKCTRL_IDLEST_FUNC (0x0u)
  397. #define CM_PER_MMC0_CLKCTRL_IDLEST_IDLE (0x2u)
  398. #define CM_PER_MMC0_CLKCTRL_IDLEST_TRANS (0x1u)
  399. #define CM_PER_MMC0_CLKCTRL_MODULEMODE (0x00000003u)
  400. #define CM_PER_MMC0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  401. #define CM_PER_MMC0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  402. #define CM_PER_MMC0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  403. #define CM_PER_MMC0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  404. #define CM_PER_MMC0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  405. /* ELM_CLKCTRL */
  406. #define CM_PER_ELM_CLKCTRL_IDLEST (0x00030000u)
  407. #define CM_PER_ELM_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  408. #define CM_PER_ELM_CLKCTRL_IDLEST_DISABLE (0x3u)
  409. #define CM_PER_ELM_CLKCTRL_IDLEST_FUNC (0x0u)
  410. #define CM_PER_ELM_CLKCTRL_IDLEST_IDLE (0x2u)
  411. #define CM_PER_ELM_CLKCTRL_IDLEST_TRANS (0x1u)
  412. #define CM_PER_ELM_CLKCTRL_MODULEMODE (0x00000003u)
  413. #define CM_PER_ELM_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  414. #define CM_PER_ELM_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  415. #define CM_PER_ELM_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  416. #define CM_PER_ELM_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  417. #define CM_PER_ELM_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  418. /* I2C2_CLKCTRL */
  419. #define CM_PER_I2C2_CLKCTRL_IDLEST (0x00030000u)
  420. #define CM_PER_I2C2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  421. #define CM_PER_I2C2_CLKCTRL_IDLEST_DISABLE (0x3u)
  422. #define CM_PER_I2C2_CLKCTRL_IDLEST_FUNC (0x0u)
  423. #define CM_PER_I2C2_CLKCTRL_IDLEST_IDLE (0x2u)
  424. #define CM_PER_I2C2_CLKCTRL_IDLEST_TRANS (0x1u)
  425. #define CM_PER_I2C2_CLKCTRL_MODULEMODE (0x00000003u)
  426. #define CM_PER_I2C2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  427. #define CM_PER_I2C2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  428. #define CM_PER_I2C2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  429. #define CM_PER_I2C2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  430. #define CM_PER_I2C2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  431. /* I2C1_CLKCTRL */
  432. #define CM_PER_I2C1_CLKCTRL_IDLEST (0x00030000u)
  433. #define CM_PER_I2C1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  434. #define CM_PER_I2C1_CLKCTRL_IDLEST_DISABLE (0x3u)
  435. #define CM_PER_I2C1_CLKCTRL_IDLEST_FUNC (0x0u)
  436. #define CM_PER_I2C1_CLKCTRL_IDLEST_IDLE (0x2u)
  437. #define CM_PER_I2C1_CLKCTRL_IDLEST_TRANS (0x1u)
  438. #define CM_PER_I2C1_CLKCTRL_MODULEMODE (0x00000003u)
  439. #define CM_PER_I2C1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  440. #define CM_PER_I2C1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  441. #define CM_PER_I2C1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  442. #define CM_PER_I2C1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  443. #define CM_PER_I2C1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  444. /* SPI0_CLKCTRL */
  445. #define CM_PER_SPI0_CLKCTRL_IDLEST (0x00030000u)
  446. #define CM_PER_SPI0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  447. #define CM_PER_SPI0_CLKCTRL_IDLEST_DISABLE (0x3u)
  448. #define CM_PER_SPI0_CLKCTRL_IDLEST_FUNC (0x0u)
  449. #define CM_PER_SPI0_CLKCTRL_IDLEST_IDLE (0x2u)
  450. #define CM_PER_SPI0_CLKCTRL_IDLEST_TRANS (0x1u)
  451. #define CM_PER_SPI0_CLKCTRL_MODULEMODE (0x00000003u)
  452. #define CM_PER_SPI0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  453. #define CM_PER_SPI0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  454. #define CM_PER_SPI0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  455. #define CM_PER_SPI0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  456. #define CM_PER_SPI0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  457. /* SPI1_CLKCTRL */
  458. #define CM_PER_SPI1_CLKCTRL_IDLEST (0x00030000u)
  459. #define CM_PER_SPI1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  460. #define CM_PER_SPI1_CLKCTRL_IDLEST_DISABLE (0x3u)
  461. #define CM_PER_SPI1_CLKCTRL_IDLEST_FUNC (0x0u)
  462. #define CM_PER_SPI1_CLKCTRL_IDLEST_IDLE (0x2u)
  463. #define CM_PER_SPI1_CLKCTRL_IDLEST_TRANS (0x1u)
  464. #define CM_PER_SPI1_CLKCTRL_MODULEMODE (0x00000003u)
  465. #define CM_PER_SPI1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  466. #define CM_PER_SPI1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  467. #define CM_PER_SPI1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  468. #define CM_PER_SPI1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  469. #define CM_PER_SPI1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  470. /* L4LS_CLKCTRL */
  471. #define CM_PER_L4LS_CLKCTRL_IDLEST (0x00030000u)
  472. #define CM_PER_L4LS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  473. #define CM_PER_L4LS_CLKCTRL_IDLEST_DISABLE (0x3u)
  474. #define CM_PER_L4LS_CLKCTRL_IDLEST_FUNC (0x0u)
  475. #define CM_PER_L4LS_CLKCTRL_IDLEST_IDLE (0x2u)
  476. #define CM_PER_L4LS_CLKCTRL_IDLEST_TRANS (0x1u)
  477. #define CM_PER_L4LS_CLKCTRL_MODULEMODE (0x00000003u)
  478. #define CM_PER_L4LS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  479. #define CM_PER_L4LS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  480. #define CM_PER_L4LS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  481. #define CM_PER_L4LS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  482. #define CM_PER_L4LS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  483. /* L4FW_CLKCTRL */
  484. #define CM_PER_L4FW_CLKCTRL_IDLEST (0x00030000u)
  485. #define CM_PER_L4FW_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  486. #define CM_PER_L4FW_CLKCTRL_IDLEST_DISABLE (0x3u)
  487. #define CM_PER_L4FW_CLKCTRL_IDLEST_FUNC (0x0u)
  488. #define CM_PER_L4FW_CLKCTRL_IDLEST_IDLE (0x2u)
  489. #define CM_PER_L4FW_CLKCTRL_IDLEST_TRANS (0x1u)
  490. #define CM_PER_L4FW_CLKCTRL_MODULEMODE (0x00000003u)
  491. #define CM_PER_L4FW_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  492. #define CM_PER_L4FW_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  493. #define CM_PER_L4FW_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  494. #define CM_PER_L4FW_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  495. #define CM_PER_L4FW_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  496. /* MCASP1_CLKCTRL */
  497. #define CM_PER_MCASP1_CLKCTRL_IDLEST (0x00030000u)
  498. #define CM_PER_MCASP1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  499. #define CM_PER_MCASP1_CLKCTRL_IDLEST_DISABLE (0x3u)
  500. #define CM_PER_MCASP1_CLKCTRL_IDLEST_FUNC (0x0u)
  501. #define CM_PER_MCASP1_CLKCTRL_IDLEST_IDLE (0x2u)
  502. #define CM_PER_MCASP1_CLKCTRL_IDLEST_TRANS (0x1u)
  503. #define CM_PER_MCASP1_CLKCTRL_MODULEMODE (0x00000003u)
  504. #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  505. #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  506. #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  507. #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  508. #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  509. /* UART1_CLKCTRL */
  510. #define CM_PER_UART1_CLKCTRL_IDLEST (0x00030000u)
  511. #define CM_PER_UART1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  512. #define CM_PER_UART1_CLKCTRL_IDLEST_DISABLE (0x3u)
  513. #define CM_PER_UART1_CLKCTRL_IDLEST_FUNC (0x0u)
  514. #define CM_PER_UART1_CLKCTRL_IDLEST_IDLE (0x2u)
  515. #define CM_PER_UART1_CLKCTRL_IDLEST_TRANS (0x1u)
  516. #define CM_PER_UART1_CLKCTRL_MODULEMODE (0x00000003u)
  517. #define CM_PER_UART1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  518. #define CM_PER_UART1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  519. #define CM_PER_UART1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  520. #define CM_PER_UART1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  521. #define CM_PER_UART1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  522. /* UART2_CLKCTRL */
  523. #define CM_PER_UART2_CLKCTRL_IDLEST (0x00030000u)
  524. #define CM_PER_UART2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  525. #define CM_PER_UART2_CLKCTRL_IDLEST_DISABLE (0x3u)
  526. #define CM_PER_UART2_CLKCTRL_IDLEST_FUNC (0x0u)
  527. #define CM_PER_UART2_CLKCTRL_IDLEST_IDLE (0x2u)
  528. #define CM_PER_UART2_CLKCTRL_IDLEST_TRANS (0x1u)
  529. #define CM_PER_UART2_CLKCTRL_MODULEMODE (0x00000003u)
  530. #define CM_PER_UART2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  531. #define CM_PER_UART2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  532. #define CM_PER_UART2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  533. #define CM_PER_UART2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  534. #define CM_PER_UART2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  535. /* UART3_CLKCTRL */
  536. #define CM_PER_UART3_CLKCTRL_IDLEST (0x00030000u)
  537. #define CM_PER_UART3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  538. #define CM_PER_UART3_CLKCTRL_IDLEST_DISABLE (0x3u)
  539. #define CM_PER_UART3_CLKCTRL_IDLEST_FUNC (0x0u)
  540. #define CM_PER_UART3_CLKCTRL_IDLEST_IDLE (0x2u)
  541. #define CM_PER_UART3_CLKCTRL_IDLEST_TRANS (0x1u)
  542. #define CM_PER_UART3_CLKCTRL_MODULEMODE (0x00000003u)
  543. #define CM_PER_UART3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  544. #define CM_PER_UART3_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  545. #define CM_PER_UART3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  546. #define CM_PER_UART3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  547. #define CM_PER_UART3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  548. /* UART4_CLKCTRL */
  549. #define CM_PER_UART4_CLKCTRL_IDLEST (0x00030000u)
  550. #define CM_PER_UART4_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  551. #define CM_PER_UART4_CLKCTRL_IDLEST_DISABLED (0x3u)
  552. #define CM_PER_UART4_CLKCTRL_IDLEST_FUNC (0x0u)
  553. #define CM_PER_UART4_CLKCTRL_IDLEST_IDLE (0x2u)
  554. #define CM_PER_UART4_CLKCTRL_IDLEST_TRANS (0x1u)
  555. #define CM_PER_UART4_CLKCTRL_MODULEMODE (0x00000003u)
  556. #define CM_PER_UART4_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  557. #define CM_PER_UART4_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  558. #define CM_PER_UART4_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  559. #define CM_PER_UART4_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  560. #define CM_PER_UART4_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  561. /* TIMER7_CLKCTRL */
  562. #define CM_PER_TIMER7_CLKCTRL_IDLEST (0x00030000u)
  563. #define CM_PER_TIMER7_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  564. #define CM_PER_TIMER7_CLKCTRL_IDLEST_DISABLED (0x3u)
  565. #define CM_PER_TIMER7_CLKCTRL_IDLEST_FUNC (0x0u)
  566. #define CM_PER_TIMER7_CLKCTRL_IDLEST_IDLE (0x2u)
  567. #define CM_PER_TIMER7_CLKCTRL_IDLEST_TRANS (0x1u)
  568. #define CM_PER_TIMER7_CLKCTRL_MODULEMODE (0x00000003u)
  569. #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  570. #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  571. #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  572. #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  573. #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  574. /* TIMER2_CLKCTRL */
  575. #define CM_PER_TIMER2_CLKCTRL_IDLEST (0x00030000u)
  576. #define CM_PER_TIMER2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  577. #define CM_PER_TIMER2_CLKCTRL_IDLEST_DISABLDED (0x3u)
  578. #define CM_PER_TIMER2_CLKCTRL_IDLEST_FUNC (0x0u)
  579. #define CM_PER_TIMER2_CLKCTRL_IDLEST_IDLE (0x2u)
  580. #define CM_PER_TIMER2_CLKCTRL_IDLEST_TRANS (0x1u)
  581. #define CM_PER_TIMER2_CLKCTRL_MODULEMODE (0x00000003u)
  582. #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  583. #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  584. #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  585. #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  586. #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  587. /* TIMER3_CLKCTRL */
  588. #define CM_PER_TIMER3_CLKCTRL_IDLEST (0x00030000u)
  589. #define CM_PER_TIMER3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  590. #define CM_PER_TIMER3_CLKCTRL_IDLEST_DISABLED (0x3u)
  591. #define CM_PER_TIMER3_CLKCTRL_IDLEST_FUNC (0x0u)
  592. #define CM_PER_TIMER3_CLKCTRL_IDLEST_IDLE (0x2u)
  593. #define CM_PER_TIMER3_CLKCTRL_IDLEST_TRANS (0x1u)
  594. #define CM_PER_TIMER3_CLKCTRL_MODULEMODE (0x00000003u)
  595. #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  596. #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  597. #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  598. #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  599. #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  600. /* TIMER4_CLKCTRL */
  601. #define CM_PER_TIMER4_CLKCTRL_IDLEST (0x00030000u)
  602. #define CM_PER_TIMER4_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  603. #define CM_PER_TIMER4_CLKCTRL_IDLEST_DISABLED (0x3u)
  604. #define CM_PER_TIMER4_CLKCTRL_IDLEST_FUNC (0x0u)
  605. #define CM_PER_TIMER4_CLKCTRL_IDLEST_IDLE (0x2u)
  606. #define CM_PER_TIMER4_CLKCTRL_IDLEST_TRANS (0x1u)
  607. #define CM_PER_TIMER4_CLKCTRL_MODULEMODE (0x00000003u)
  608. #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  609. #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  610. #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  611. #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  612. #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  613. /* RNG_CLKCTRL */
  614. #define CM_PER_RNG_CLKCTRL_IDLEST (0x00030000u)
  615. #define CM_PER_RNG_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  616. #define CM_PER_RNG_CLKCTRL_IDLEST_DISABLED (0x3u)
  617. #define CM_PER_RNG_CLKCTRL_IDLEST_FUNC (0x0u)
  618. #define CM_PER_RNG_CLKCTRL_IDLEST_IDLE (0x2u)
  619. #define CM_PER_RNG_CLKCTRL_IDLEST_TRANS (0x1u)
  620. #define CM_PER_RNG_CLKCTRL_MODULEMODE (0x00000003u)
  621. #define CM_PER_RNG_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  622. #define CM_PER_RNG_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  623. #define CM_PER_RNG_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  624. #define CM_PER_RNG_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  625. #define CM_PER_RNG_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  626. /* AES0_CLKCTRL */
  627. #define CM_PER_AES0_CLKCTRL_IDLEST (0x00030000u)
  628. #define CM_PER_AES0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  629. #define CM_PER_AES0_CLKCTRL_IDLEST_DISABLE (0x3u)
  630. #define CM_PER_AES0_CLKCTRL_IDLEST_FUNC (0x0u)
  631. #define CM_PER_AES0_CLKCTRL_IDLEST_IDLE (0x2u)
  632. #define CM_PER_AES0_CLKCTRL_IDLEST_TRANS (0x1u)
  633. #define CM_PER_AES0_CLKCTRL_MODULEMODE (0x00000003u)
  634. #define CM_PER_AES0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  635. #define CM_PER_AES0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  636. #define CM_PER_AES0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  637. #define CM_PER_AES0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  638. #define CM_PER_AES0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  639. /* SHA0_CLKCTRL */
  640. #define CM_PER_SHA0_CLKCTRL_IDLEST (0x00030000u)
  641. #define CM_PER_SHA0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  642. #define CM_PER_SHA0_CLKCTRL_IDLEST_DISABLE (0x3u)
  643. #define CM_PER_SHA0_CLKCTRL_IDLEST_FUNC (0x0u)
  644. #define CM_PER_SHA0_CLKCTRL_IDLEST_IDLE (0x2u)
  645. #define CM_PER_SHA0_CLKCTRL_IDLEST_TRANS (0x1u)
  646. #define CM_PER_SHA0_CLKCTRL_MODULEMODE (0x00000003u)
  647. #define CM_PER_SHA0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  648. #define CM_PER_SHA0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  649. #define CM_PER_SHA0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  650. #define CM_PER_SHA0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  651. #define CM_PER_SHA0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  652. /* PKA_CLKCTRL */
  653. #define CM_PER_PKA_CLKCTRL_IDLEST (0x00030000u)
  654. #define CM_PER_PKA_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  655. #define CM_PER_PKA_CLKCTRL_IDLEST_DISABLE (0x3u)
  656. #define CM_PER_PKA_CLKCTRL_IDLEST_FUNC (0x0u)
  657. #define CM_PER_PKA_CLKCTRL_IDLEST_IDLE (0x2u)
  658. #define CM_PER_PKA_CLKCTRL_IDLEST_TRANS (0x1u)
  659. #define CM_PER_PKA_CLKCTRL_MODULEMODE (0x00000003u)
  660. #define CM_PER_PKA_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  661. #define CM_PER_PKA_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  662. #define CM_PER_PKA_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  663. #define CM_PER_PKA_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  664. #define CM_PER_PKA_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  665. /* GPIO1_CLKCTRL */
  666. #define CM_PER_GPIO1_CLKCTRL_IDLEST (0x00030000u)
  667. #define CM_PER_GPIO1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  668. #define CM_PER_GPIO1_CLKCTRL_IDLEST_DISABLED (0x3u)
  669. #define CM_PER_GPIO1_CLKCTRL_IDLEST_FUNC (0x0u)
  670. #define CM_PER_GPIO1_CLKCTRL_IDLEST_IDLE (0x2u)
  671. #define CM_PER_GPIO1_CLKCTRL_IDLEST_TRANS (0x1u)
  672. #define CM_PER_GPIO1_CLKCTRL_MODULEMODE (0x00000003u)
  673. #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  674. #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  675. #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  676. #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  677. #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  678. #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK (0x00040000u)
  679. #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK_SHIFT (0x00000012u)
  680. #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK_FCLK_DIS (0x0u)
  681. #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK_FCLK_EN (0x1u)
  682. /* GPIO2_CLKCTRL */
  683. #define CM_PER_GPIO2_CLKCTRL_IDLEST (0x00030000u)
  684. #define CM_PER_GPIO2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  685. #define CM_PER_GPIO2_CLKCTRL_IDLEST_DISABLE (0x3u)
  686. #define CM_PER_GPIO2_CLKCTRL_IDLEST_FUNC (0x0u)
  687. #define CM_PER_GPIO2_CLKCTRL_IDLEST_IDLE (0x2u)
  688. #define CM_PER_GPIO2_CLKCTRL_IDLEST_TRANS (0x1u)
  689. #define CM_PER_GPIO2_CLKCTRL_MODULEMODE (0x00000003u)
  690. #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  691. #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  692. #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  693. #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  694. #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  695. #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK (0x00040000u)
  696. #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK_SHIFT (0x00000012u)
  697. #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK_FCLK_DIS (0x0u)
  698. #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK_FCLK_EN (0x1u)
  699. /* GPIO3_CLKCTRL */
  700. #define CM_PER_GPIO3_CLKCTRL_IDLEST (0x00030000u)
  701. #define CM_PER_GPIO3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  702. #define CM_PER_GPIO3_CLKCTRL_IDLEST_DISABLED (0x3u)
  703. #define CM_PER_GPIO3_CLKCTRL_IDLEST_FUNC (0x0u)
  704. #define CM_PER_GPIO3_CLKCTRL_IDLEST_IDLE (0x2u)
  705. #define CM_PER_GPIO3_CLKCTRL_IDLEST_TRANS (0x1u)
  706. #define CM_PER_GPIO3_CLKCTRL_MODULEMODE (0x00000003u)
  707. #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  708. #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  709. #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  710. #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  711. #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  712. #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK (0x00040000u)
  713. #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK_SHIFT (0x00000012u)
  714. #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK_FCLK_DIS (0x0u)
  715. #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK_FCLK_EN (0x1u)
  716. /* TPCC_CLKCTRL */
  717. #define CM_PER_TPCC_CLKCTRL_IDLEST (0x00030000u)
  718. #define CM_PER_TPCC_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  719. #define CM_PER_TPCC_CLKCTRL_IDLEST_DISABLED (0x3u)
  720. #define CM_PER_TPCC_CLKCTRL_IDLEST_FUNC (0x0u)
  721. #define CM_PER_TPCC_CLKCTRL_IDLEST_IDLE (0x2u)
  722. #define CM_PER_TPCC_CLKCTRL_IDLEST_TRANS (0x1u)
  723. #define CM_PER_TPCC_CLKCTRL_MODULEMODE (0x00000003u)
  724. #define CM_PER_TPCC_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  725. #define CM_PER_TPCC_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  726. #define CM_PER_TPCC_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  727. #define CM_PER_TPCC_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  728. #define CM_PER_TPCC_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  729. /* DCAN0_CLKCTRL */
  730. #define CM_PER_DCAN0_CLKCTRL_IDLEST (0x00030000u)
  731. #define CM_PER_DCAN0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  732. #define CM_PER_DCAN0_CLKCTRL_IDLEST_DISABLE (0x3u)
  733. #define CM_PER_DCAN0_CLKCTRL_IDLEST_FUNC (0x0u)
  734. #define CM_PER_DCAN0_CLKCTRL_IDLEST_IDLE (0x2u)
  735. #define CM_PER_DCAN0_CLKCTRL_IDLEST_TRANS (0x1u)
  736. #define CM_PER_DCAN0_CLKCTRL_MODULEMODE (0x00000003u)
  737. #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  738. #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  739. #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  740. #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  741. #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  742. /* DCAN1_CLKCTRL */
  743. #define CM_PER_DCAN1_CLKCTRL_IDLEST (0x00030000u)
  744. #define CM_PER_DCAN1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  745. #define CM_PER_DCAN1_CLKCTRL_IDLEST_DISABLE (0x3u)
  746. #define CM_PER_DCAN1_CLKCTRL_IDLEST_FUNC (0x0u)
  747. #define CM_PER_DCAN1_CLKCTRL_IDLEST_IDLE (0x2u)
  748. #define CM_PER_DCAN1_CLKCTRL_IDLEST_TRANS (0x1u)
  749. #define CM_PER_DCAN1_CLKCTRL_MODULEMODE (0x00000003u)
  750. #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  751. #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  752. #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  753. #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  754. #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  755. /* EPWMSS1_CLKCTRL */
  756. #define CM_PER_EPWMSS1_CLKCTRL_IDLEST (0x00030000u)
  757. #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  758. #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_DISABLE (0x3u)
  759. #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_FUNC (0x0u)
  760. #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_IDLE (0x2u)
  761. #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_TRANS (0x1u)
  762. #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE (0x00000003u)
  763. #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  764. #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  765. #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  766. #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  767. #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  768. /* EMIF_FW_CLKCTRL */
  769. #define CM_PER_EMIF_FW_CLKCTRL_IDLEST (0x00030000u)
  770. #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  771. #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_DISABLE (0x3u)
  772. #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_FUNC (0x0u)
  773. #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_IDLE (0x2u)
  774. #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_TRANS (0x1u)
  775. #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE (0x00000003u)
  776. #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  777. #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  778. #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  779. #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  780. #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  781. /* EPWMSS0_CLKCTRL */
  782. #define CM_PER_EPWMSS0_CLKCTRL_IDLEST (0x00030000u)
  783. #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  784. #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_DISABLED (0x3u)
  785. #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_FUNC (0x0u)
  786. #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_IDLE (0x2u)
  787. #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_TRANS (0x1u)
  788. #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE (0x00000003u)
  789. #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  790. #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  791. #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  792. #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  793. #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  794. /* EPWMSS2_CLKCTRL */
  795. #define CM_PER_EPWMSS2_CLKCTRL_IDLEST (0x00030000u)
  796. #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  797. #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_DISABLE (0x3u)
  798. #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_FUNC (0x0u)
  799. #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_IDLE (0x2u)
  800. #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_TRANS (0x1u)
  801. #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE (0x00000003u)
  802. #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  803. #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  804. #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  805. #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  806. #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  807. /* L3_INSTR_CLKCTRL */
  808. #define CM_PER_L3_INSTR_CLKCTRL_IDLEST (0x00030000u)
  809. #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  810. #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_DISABLE (0x3u)
  811. #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_FUNC (0x0u)
  812. #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_IDLE (0x2u)
  813. #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_TRANS (0x1u)
  814. #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE (0x00000003u)
  815. #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  816. #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  817. #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  818. #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  819. #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  820. /* L3_CLKCTRL */
  821. #define CM_PER_L3_CLKCTRL_IDLEST (0x00030000u)
  822. #define CM_PER_L3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  823. #define CM_PER_L3_CLKCTRL_IDLEST_DISABLE (0x3u)
  824. #define CM_PER_L3_CLKCTRL_IDLEST_FUNC (0x0u)
  825. #define CM_PER_L3_CLKCTRL_IDLEST_IDLE (0x2u)
  826. #define CM_PER_L3_CLKCTRL_IDLEST_TRANS (0x1u)
  827. #define CM_PER_L3_CLKCTRL_MODULEMODE (0x00000003u)
  828. #define CM_PER_L3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  829. #define CM_PER_L3_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  830. #define CM_PER_L3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  831. #define CM_PER_L3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  832. #define CM_PER_L3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  833. /* IEEE5000_CLKCTRL */
  834. #define CM_PER_IEEE5000_CLKCTRL_IDLEST (0x00030000u)
  835. #define CM_PER_IEEE5000_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  836. #define CM_PER_IEEE5000_CLKCTRL_IDLEST_DISABLE (0x3u)
  837. #define CM_PER_IEEE5000_CLKCTRL_IDLEST_FUNC (0x0u)
  838. #define CM_PER_IEEE5000_CLKCTRL_IDLEST_IDLE (0x2u)
  839. #define CM_PER_IEEE5000_CLKCTRL_IDLEST_TRANS (0x1u)
  840. #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE (0x00000003u)
  841. #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  842. #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  843. #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  844. #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  845. #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  846. #define CM_PER_IEEE5000_CLKCTRL_STBYST (0x00040000u)
  847. #define CM_PER_IEEE5000_CLKCTRL_STBYST_SHIFT (0x00000012u)
  848. #define CM_PER_IEEE5000_CLKCTRL_STBYST_FUNC (0x0u)
  849. #define CM_PER_IEEE5000_CLKCTRL_STBYST_STANDBY (0x1u)
  850. /* ICSS_CLKCTRL */
  851. #define CM_PER_ICSS_CLKCTRL_IDLEST (0x00030000u)
  852. #define CM_PER_ICSS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  853. #define CM_PER_ICSS_CLKCTRL_IDLEST_DISABLE (0x3u)
  854. #define CM_PER_ICSS_CLKCTRL_IDLEST_FUNC (0x0u)
  855. #define CM_PER_ICSS_CLKCTRL_IDLEST_IDLE (0x2u)
  856. #define CM_PER_ICSS_CLKCTRL_IDLEST_TRANS (0x1u)
  857. #define CM_PER_ICSS_CLKCTRL_MODULEMODE (0x00000003u)
  858. #define CM_PER_ICSS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  859. #define CM_PER_ICSS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  860. #define CM_PER_ICSS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  861. #define CM_PER_ICSS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  862. #define CM_PER_ICSS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  863. #define CM_PER_ICSS_CLKCTRL_STBYST (0x00040000u)
  864. #define CM_PER_ICSS_CLKCTRL_STBYST_SHIFT (0x00000012u)
  865. #define CM_PER_ICSS_CLKCTRL_STBYST_FUNC (0x0u)
  866. #define CM_PER_ICSS_CLKCTRL_STBYST_STANDBY (0x1u)
  867. /* TIMER5_CLKCTRL */
  868. #define CM_PER_TIMER5_CLKCTRL_IDLEST (0x00030000u)
  869. #define CM_PER_TIMER5_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  870. #define CM_PER_TIMER5_CLKCTRL_IDLEST_DISABLE (0x3u)
  871. #define CM_PER_TIMER5_CLKCTRL_IDLEST_FUNC (0x0u)
  872. #define CM_PER_TIMER5_CLKCTRL_IDLEST_IDLE (0x2u)
  873. #define CM_PER_TIMER5_CLKCTRL_IDLEST_TRANS (0x1u)
  874. #define CM_PER_TIMER5_CLKCTRL_MODULEMODE (0x00000003u)
  875. #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  876. #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  877. #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  878. #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  879. #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  880. /* TIMER6_CLKCTRL */
  881. #define CM_PER_TIMER6_CLKCTRL_IDLEST (0x00030000u)
  882. #define CM_PER_TIMER6_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  883. #define CM_PER_TIMER6_CLKCTRL_IDLEST_DISABLE (0x3u)
  884. #define CM_PER_TIMER6_CLKCTRL_IDLEST_FUNC (0x0u)
  885. #define CM_PER_TIMER6_CLKCTRL_IDLEST_IDLE (0x2u)
  886. #define CM_PER_TIMER6_CLKCTRL_IDLEST_TRANS (0x1u)
  887. #define CM_PER_TIMER6_CLKCTRL_MODULEMODE (0x00000003u)
  888. #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  889. #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  890. #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  891. #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  892. #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  893. /* MMC1_CLKCTRL */
  894. #define CM_PER_MMC1_CLKCTRL_IDLEST (0x00030000u)
  895. #define CM_PER_MMC1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  896. #define CM_PER_MMC1_CLKCTRL_IDLEST_DISABLE (0x3u)
  897. #define CM_PER_MMC1_CLKCTRL_IDLEST_FUNC (0x0u)
  898. #define CM_PER_MMC1_CLKCTRL_IDLEST_IDLE (0x2u)
  899. #define CM_PER_MMC1_CLKCTRL_IDLEST_TRANS (0x1u)
  900. #define CM_PER_MMC1_CLKCTRL_MODULEMODE (0x00000003u)
  901. #define CM_PER_MMC1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  902. #define CM_PER_MMC1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  903. #define CM_PER_MMC1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  904. #define CM_PER_MMC1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  905. #define CM_PER_MMC1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  906. /* MMC2_CLKCTRL */
  907. #define CM_PER_MMC2_CLKCTRL_IDLEST (0x00030000u)
  908. #define CM_PER_MMC2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  909. #define CM_PER_MMC2_CLKCTRL_IDLEST_DISABLE (0x3u)
  910. #define CM_PER_MMC2_CLKCTRL_IDLEST_FUNC (0x0u)
  911. #define CM_PER_MMC2_CLKCTRL_IDLEST_IDLE (0x2u)
  912. #define CM_PER_MMC2_CLKCTRL_IDLEST_TRANS (0x1u)
  913. #define CM_PER_MMC2_CLKCTRL_MODULEMODE (0x00000003u)
  914. #define CM_PER_MMC2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  915. #define CM_PER_MMC2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  916. #define CM_PER_MMC2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  917. #define CM_PER_MMC2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  918. #define CM_PER_MMC2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  919. /* TPTC1_CLKCTRL */
  920. #define CM_PER_TPTC1_CLKCTRL_IDLEST (0x00030000u)
  921. #define CM_PER_TPTC1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  922. #define CM_PER_TPTC1_CLKCTRL_IDLEST_DISABLED (0x3u)
  923. #define CM_PER_TPTC1_CLKCTRL_IDLEST_FUNC (0x0u)
  924. #define CM_PER_TPTC1_CLKCTRL_IDLEST_IDLE (0x2u)
  925. #define CM_PER_TPTC1_CLKCTRL_IDLEST_TRANS (0x1u)
  926. #define CM_PER_TPTC1_CLKCTRL_MODULEMODE (0x00000003u)
  927. #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  928. #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  929. #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  930. #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  931. #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  932. #define CM_PER_TPTC1_CLKCTRL_STBYST (0x00040000u)
  933. #define CM_PER_TPTC1_CLKCTRL_STBYST_SHIFT (0x00000012u)
  934. #define CM_PER_TPTC1_CLKCTRL_STBYST_FUNC (0x0u)
  935. #define CM_PER_TPTC1_CLKCTRL_STBYST_STANDBY (0x1u)
  936. /* TPTC2_CLKCTRL */
  937. #define CM_PER_TPTC2_CLKCTRL_IDLEST (0x00030000u)
  938. #define CM_PER_TPTC2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  939. #define CM_PER_TPTC2_CLKCTRL_IDLEST_DISABLED (0x3u)
  940. #define CM_PER_TPTC2_CLKCTRL_IDLEST_FUNC (0x0u)
  941. #define CM_PER_TPTC2_CLKCTRL_IDLEST_IDLE (0x2u)
  942. #define CM_PER_TPTC2_CLKCTRL_IDLEST_TRANS (0x1u)
  943. #define CM_PER_TPTC2_CLKCTRL_MODULEMODE (0x00000003u)
  944. #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  945. #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  946. #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  947. #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  948. #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  949. #define CM_PER_TPTC2_CLKCTRL_STBYST (0x00040000u)
  950. #define CM_PER_TPTC2_CLKCTRL_STBYST_SHIFT (0x00000012u)
  951. #define CM_PER_TPTC2_CLKCTRL_STBYST_FUNC (0x0u)
  952. #define CM_PER_TPTC2_CLKCTRL_STBYST_STANDBY (0x1u)
  953. /* SPINLOCK_CLKCTRL */
  954. #define CM_PER_SPINLOCK_CLKCTRL_IDLEST (0x00030000u)
  955. #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  956. #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_DISABLE (0x3u)
  957. #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_FUNC (0x0u)
  958. #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_IDLE (0x2u)
  959. #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_TRANS (0x1u)
  960. #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE (0x00000003u)
  961. #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  962. #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  963. #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  964. #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  965. #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  966. /* MAILBOX0_CLKCTRL */
  967. #define CM_PER_MAILBOX0_CLKCTRL_IDLEST (0x00030000u)
  968. #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  969. #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_DISABLE (0x3u)
  970. #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_FUNC (0x0u)
  971. #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_IDLE (0x2u)
  972. #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_TRANS (0x1u)
  973. #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE (0x00000003u)
  974. #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  975. #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  976. #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  977. #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  978. #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  979. /* L4HS_CLKSTCTRL */
  980. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK (0x00000010u)
  981. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK_SHIFT (0x00000004u)
  982. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK_ACT (0x1u)
  983. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK_INACT (0x0u)
  984. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK (0x00000020u)
  985. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK_SHIFT (0x00000005u)
  986. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK_ACT (0x1u)
  987. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK_INACT (0x0u)
  988. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK (0x00000040u)
  989. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK_SHIFT (0x00000006u)
  990. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK_ACT (0x1u)
  991. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK_INACT (0x0u)
  992. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK (0x00000008u)
  993. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK_SHIFT (0x00000003u)
  994. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK_ACT (0x1u)
  995. #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK_INACT (0x0u)
  996. #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  997. #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  998. #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  999. #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  1000. #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  1001. #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  1002. /* L4HS_CLKCTRL */
  1003. #define CM_PER_L4HS_CLKCTRL_IDLEST (0x00030000u)
  1004. #define CM_PER_L4HS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  1005. #define CM_PER_L4HS_CLKCTRL_IDLEST_DISABLE (0x3u)
  1006. #define CM_PER_L4HS_CLKCTRL_IDLEST_FUNC (0x0u)
  1007. #define CM_PER_L4HS_CLKCTRL_IDLEST_IDLE (0x2u)
  1008. #define CM_PER_L4HS_CLKCTRL_IDLEST_TRANS (0x1u)
  1009. #define CM_PER_L4HS_CLKCTRL_MODULEMODE (0x00000003u)
  1010. #define CM_PER_L4HS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  1011. #define CM_PER_L4HS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  1012. #define CM_PER_L4HS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  1013. #define CM_PER_L4HS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  1014. #define CM_PER_L4HS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  1015. /* MSTR_EXPS_CLKCTRL */
  1016. #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST (0x00030000u)
  1017. #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  1018. #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_DISABLE (0x3u)
  1019. #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_FUNC (0x0u)
  1020. #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_IDLE (0x2u)
  1021. #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_TRANS (0x1u)
  1022. #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE (0x00000003u)
  1023. #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  1024. #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  1025. #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  1026. #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  1027. #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  1028. #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST (0x00040000u)
  1029. #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST_SHIFT (0x00000012u)
  1030. #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST_FUNC (0x0u)
  1031. #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST_STANDBY (0x1u)
  1032. /* SLV_EXPS_CLKCTRL */
  1033. #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST (0x00030000u)
  1034. #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  1035. #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_DISABLE (0x3u)
  1036. #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_FUNC (0x0u)
  1037. #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_IDLE (0x2u)
  1038. #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_TRANS (0x1u)
  1039. #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE (0x00000003u)
  1040. #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  1041. #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  1042. #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  1043. #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  1044. #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  1045. /* OCPWP_L3_CLKSTCTRL */
  1046. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK (0x00000010u)
  1047. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK_SHIFT (0x00000004u)
  1048. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK_ACT (0x1u)
  1049. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK_INACT (0x0u)
  1050. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK (0x00000020u)
  1051. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK_SHIFT (0x00000005u)
  1052. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK_ACT (0x1u)
  1053. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK_INACT (0x0u)
  1054. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  1055. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  1056. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  1057. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  1058. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  1059. #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  1060. /* OCPWP_CLKCTRL */
  1061. #define CM_PER_OCPWP_CLKCTRL_IDLEST (0x00030000u)
  1062. #define CM_PER_OCPWP_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  1063. #define CM_PER_OCPWP_CLKCTRL_IDLEST_DISABLE (0x3u)
  1064. #define CM_PER_OCPWP_CLKCTRL_IDLEST_FUNC (0x0u)
  1065. #define CM_PER_OCPWP_CLKCTRL_IDLEST_IDLE (0x2u)
  1066. #define CM_PER_OCPWP_CLKCTRL_IDLEST_TRANS (0x1u)
  1067. #define CM_PER_OCPWP_CLKCTRL_MODULEMODE (0x00000003u)
  1068. #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  1069. #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  1070. #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  1071. #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  1072. #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  1073. #define CM_PER_OCPWP_CLKCTRL_STBYST (0x00040000u)
  1074. #define CM_PER_OCPWP_CLKCTRL_STBYST_SHIFT (0x00000012u)
  1075. #define CM_PER_OCPWP_CLKCTRL_STBYST_FUNC (0x0u)
  1076. #define CM_PER_OCPWP_CLKCTRL_STBYST_STANDBY (0x1u)
  1077. /* ICSS_CLKSTCTRL */
  1078. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK (0x00000020u)
  1079. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK_SHIFT (0x00000005u)
  1080. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK_ACT (0x1u)
  1081. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK_INACT (0x0u)
  1082. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK (0x00000010u)
  1083. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK_SHIFT (0x00000004u)
  1084. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK_ACT (0x1u)
  1085. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK_INACT (0x0u)
  1086. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK (0x00000040u)
  1087. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK_SHIFT (0x00000006u)
  1088. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK_ACT (0x1u)
  1089. #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK_INACT (0x0u)
  1090. #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  1091. #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  1092. #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  1093. #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  1094. #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  1095. #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  1096. /* CPSW_CLKSTCTRL */
  1097. #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK (0x00000010u)
  1098. #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK_SHIFT (0x00000004u)
  1099. #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK_ACT (0x1u)
  1100. #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK_INACT (0x0u)
  1101. #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  1102. #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  1103. #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  1104. #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  1105. #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  1106. #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  1107. /* LCDC_CLKSTCTRL */
  1108. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK (0x00000010u)
  1109. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK_SHIFT (0x00000004u)
  1110. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK_ACT (0x1u)
  1111. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK_INACT (0x0u)
  1112. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK (0x00000020u)
  1113. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK_SHIFT (0x00000005u)
  1114. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK_ACT (0x1u)
  1115. #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK_INACT (0x0u)
  1116. #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  1117. #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  1118. #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  1119. #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  1120. #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  1121. #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  1122. /* CLKDIV32K_CLKCTRL */
  1123. #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST (0x00030000u)
  1124. #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  1125. #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_DISABLE (0x3u)
  1126. #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_FUNC (0x0u)
  1127. #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_IDLE (0x2u)
  1128. #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_TRANS (0x1u)
  1129. #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE (0x00000003u)
  1130. #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  1131. #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  1132. #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  1133. #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  1134. #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  1135. /* CLK_24MHZ_CLKSTCTRL */
  1136. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK (0x00000010u)
  1137. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK_SHIFT (0x00000004u)
  1138. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK_ACT (0x1u)
  1139. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK_INACT (0x0u)
  1140. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  1141. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  1142. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  1143. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  1144. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  1145. #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  1146. #endif