hw_dmtimer.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /**
  2. * @Component: DMTIMER
  3. *
  4. * @Filename: hw_dmtimer.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _HW_DMTIMER_H_
  41. #define _HW_DMTIMER_H_
  42. #ifdef __cplusplus
  43. extern "C" {
  44. #endif
  45. /***********************************************************************\
  46. * Register arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundle arrays Definition
  50. \***********************************************************************/
  51. /***********************************************************************\
  52. * Bundles Definition
  53. \***********************************************************************/
  54. /*************************************************************************\
  55. * Registers Definition
  56. \*************************************************************************/
  57. #define DMTIMER_TIDR (0x0)
  58. #define DMTIMER_TIOCP_CFG (0x10)
  59. #define DMTIMER_IRQ_EOI (0x20)
  60. #define DMTIMER_IRQSTATUS_RAW (0x24)
  61. #define DMTIMER_IRQSTATUS (0x28)
  62. #define DMTIMER_IRQENABLE_SET (0x2C)
  63. #define DMTIMER_IRQENABLE_CLR (0x30)
  64. #define DMTIMER_IRQWAKEEN (0x34)
  65. #define DMTIMER_TCLR (0x38)
  66. #define DMTIMER_TCRR (0x3C)
  67. #define DMTIMER_TLDR (0x40)
  68. #define DMTIMER_TTGR (0x44)
  69. #define DMTIMER_TWPS (0x48)
  70. #define DMTIMER_TMAR (0x4C)
  71. #define DMTIMER_TCAR(n) (0x50 + (((n) - 1) * 8))
  72. #define DMTIMER_TSICR (0x54)
  73. /**************************************************************************\
  74. * Field Definition Macros
  75. \**************************************************************************/
  76. /* TIDR */
  77. #define DMTIMER_TIDR_CUSTOM (0x000000C0u)
  78. #define DMTIMER_TIDR_CUSTOM_SHIFT (0x00000006u)
  79. #define DMTIMER_TIDR_FUNC (0x0FFF0000u)
  80. #define DMTIMER_TIDR_FUNC_SHIFT (0x00000010u)
  81. #define DMTIMER_TIDR_R_RTL (0x0000F800u)
  82. #define DMTIMER_TIDR_R_RTL_SHIFT (0x0000000Bu)
  83. #define DMTIMER_TIDR_SCHEME (0xC0000000u)
  84. #define DMTIMER_TIDR_SCHEME_SHIFT (0x0000001Eu)
  85. #define DMTIMER_TIDR_SCHEME_HIGHLANDER0P8 (0x1u)
  86. #define DMTIMER_TIDR_SCHEME_LEGACY (0x0u)
  87. #define DMTIMER_TIDR_X_MAJOR (0x00000700u)
  88. #define DMTIMER_TIDR_X_MAJOR_SHIFT (0x00000008u)
  89. #define DMTIMER_TIDR_Y_MINOR (0x0000003Fu)
  90. #define DMTIMER_TIDR_Y_MINOR_SHIFT (0x00000000u)
  91. /* TIOCP_CFG */
  92. #define DMTIMER_TIOCP_CFG_EMUFREE (0x00000002u)
  93. #define DMTIMER_TIOCP_CFG_EMUFREE_SHIFT (0x00000001u)
  94. #define DMTIMER_TIOCP_CFG_EMUFREE_TIMER_FREE (0x1u)
  95. #define DMTIMER_TIOCP_CFG_EMUFREE_TIMER_FROZEN (0x0u)
  96. #define DMTIMER_TIOCP_CFG_IDLEMODE (0x0000000Cu)
  97. #define DMTIMER_TIOCP_CFG_IDLEMODE_SHIFT (0x00000002u)
  98. #define DMTIMER_TIOCP_CFG_IDLEMODE_FORCE (0x0u)
  99. #define DMTIMER_TIOCP_CFG_IDLEMODE_NOIDLE (0x1u)
  100. #define DMTIMER_TIOCP_CFG_IDLEMODE_SMART (0x2u)
  101. #define DMTIMER_TIOCP_CFG_IDLEMODE_WAKEUP (0x3u)
  102. #define DMTIMER_TIOCP_CFG_SOFTRESET (0x00000001u)
  103. #define DMTIMER_TIOCP_CFG_SOFTRESET_SHIFT (0x00000000u)
  104. #define DMTIMER_TIOCP_CFG_SOFTRESET_DONE (0x0u)
  105. #define DMTIMER_TIOCP_CFG_SOFTRESET_INITIATE (0x1u)
  106. #define DMTIMER_TIOCP_CFG_SOFTRESET_ONGOING (0x1u)
  107. /* IRQ_EOI */
  108. #define DMTIMER_IRQ_EOI_LINE_NUMBER (0x00000001u)
  109. #define DMTIMER_IRQ_EOI_LINE_NUMBER_SHIFT (0x00000000u)
  110. /* IRQSTATUS_RAW */
  111. #define DMTIMER_IRQSTATUS_RAW_MAT_IT_FLAG (0x00000001u)
  112. #define DMTIMER_IRQSTATUS_RAW_MAT_IT_FLAG_SHIFT (0x00000000u)
  113. #define DMTIMER_IRQSTATUS_RAW_MAT_IT_FLAG_NONE (0x0u)
  114. #define DMTIMER_IRQSTATUS_RAW_MAT_IT_FLAG_PENDING (0x1u)
  115. #define DMTIMER_IRQSTATUS_RAW_MAT_IT_FLAG_SET (0x1u)
  116. #define DMTIMER_IRQSTATUS_RAW_OVF_IT_FLAG (0x00000002u)
  117. #define DMTIMER_IRQSTATUS_RAW_OVF_IT_FLAG_SHIFT (0x00000001u)
  118. #define DMTIMER_IRQSTATUS_RAW_OVF_IT_FLAG_NONE (0x0u)
  119. #define DMTIMER_IRQSTATUS_RAW_OVF_IT_FLAG_PENDING (0x1u)
  120. #define DMTIMER_IRQSTATUS_RAW_OVF_IT_FLAG_SET (0x1u)
  121. #define DMTIMER_IRQSTATUS_RAW_TCAR_IT_FLAG (0x00000004u)
  122. #define DMTIMER_IRQSTATUS_RAW_TCAR_IT_FLAG_SHIFT (0x00000002u)
  123. #define DMTIMER_IRQSTATUS_RAW_TCAR_IT_FLAG_NONE (0x0u)
  124. #define DMTIMER_IRQSTATUS_RAW_TCAR_IT_FLAG_PENDING (0x1u)
  125. #define DMTIMER_IRQSTATUS_RAW_TCAR_IT_FLAG_SET (0x1u)
  126. /* IRQSTATUS */
  127. #define DMTIMER_IRQSTATUS_MAT_IT_FLAG (0x00000001u)
  128. #define DMTIMER_IRQSTATUS_MAT_IT_FLAG_SHIFT (0x00000000u)
  129. #define DMTIMER_IRQSTATUS_MAT_IT_FLAG_CLEAR (0x1u)
  130. #define DMTIMER_IRQSTATUS_MAT_IT_FLAG_NONE (0x0u)
  131. #define DMTIMER_IRQSTATUS_MAT_IT_FLAG_PENDING (0x1u)
  132. #define DMTIMER_IRQSTATUS_OVF_IT_FLAG (0x00000002u)
  133. #define DMTIMER_IRQSTATUS_OVF_IT_FLAG_SHIFT (0x00000001u)
  134. #define DMTIMER_IRQSTATUS_OVF_IT_FLAG_CLEAR (0x1u)
  135. #define DMTIMER_IRQSTATUS_OVF_IT_FLAG_NONE (0x0u)
  136. #define DMTIMER_IRQSTATUS_OVF_IT_FLAG_PENDING (0x1u)
  137. #define DMTIMER_IRQSTATUS_TCAR_IT_FLAG (0x00000004u)
  138. #define DMTIMER_IRQSTATUS_TCAR_IT_FLAG_SHIFT (0x00000002u)
  139. #define DMTIMER_IRQSTATUS_TCAR_IT_FLAG_CLEAR (0x1u)
  140. #define DMTIMER_IRQSTATUS_TCAR_IT_FLAG_NONE (0x0u)
  141. #define DMTIMER_IRQSTATUS_TCAR_IT_FLAG_PENDING (0x1u)
  142. /* IRQENABLE_SET */
  143. #define DMTIMER_IRQENABLE_SET_MAT_EN_FLAG (0x00000001u)
  144. #define DMTIMER_IRQENABLE_SET_MAT_EN_FLAG_SHIFT (0x00000000u)
  145. #define DMTIMER_IRQENABLE_SET_MAT_EN_FLAG_DISABLED (0x0u)
  146. #define DMTIMER_IRQENABLE_SET_MAT_EN_FLAG_ENABLE (0x1u)
  147. #define DMTIMER_IRQENABLE_SET_MAT_EN_FLAG_ENABLED (0x1u)
  148. #define DMTIMER_IRQENABLE_SET_OVF_EN_FLAG (0x00000002u)
  149. #define DMTIMER_IRQENABLE_SET_OVF_EN_FLAG_SHIFT (0x00000001u)
  150. #define DMTIMER_IRQENABLE_SET_OVF_EN_FLAG_DISABLED (0x0u)
  151. #define DMTIMER_IRQENABLE_SET_OVF_EN_FLAG_ENABLE (0x1u)
  152. #define DMTIMER_IRQENABLE_SET_OVF_EN_FLAG_ENABLED (0x1u)
  153. #define DMTIMER_IRQENABLE_SET_TCAR_EN_FLAG (0x00000004u)
  154. #define DMTIMER_IRQENABLE_SET_TCAR_EN_FLAG_SHIFT (0x00000002u)
  155. #define DMTIMER_IRQENABLE_SET_TCAR_EN_FLAG_DISABLED (0x0u)
  156. #define DMTIMER_IRQENABLE_SET_TCAR_EN_FLAG_ENABLE (0x1u)
  157. #define DMTIMER_IRQENABLE_SET_TCAR_EN_FLAG_ENABLED (0x1u)
  158. /* IRQENABLE_CLR */
  159. #define DMTIMER_IRQENABLE_CLR_MAT_EN_FLAG (0x00000001u)
  160. #define DMTIMER_IRQENABLE_CLR_MAT_EN_FLAG_SHIFT (0x00000000u)
  161. #define DMTIMER_IRQENABLE_CLR_MAT_EN_FLAG_DISABLE (0x1u)
  162. #define DMTIMER_IRQENABLE_CLR_MAT_EN_FLAG_DISABLED (0x0u)
  163. #define DMTIMER_IRQENABLE_CLR_MAT_EN_FLAG_ENABLED (0x1u)
  164. #define DMTIMER_IRQENABLE_CLR_OVF_EN_FLAG (0x00000002u)
  165. #define DMTIMER_IRQENABLE_CLR_OVF_EN_FLAG_SHIFT (0x00000001u)
  166. #define DMTIMER_IRQENABLE_CLR_OVF_EN_FLAG_DISABLE (0x1u)
  167. #define DMTIMER_IRQENABLE_CLR_OVF_EN_FLAG_DISABLED (0x0u)
  168. #define DMTIMER_IRQENABLE_CLR_OVF_EN_FLAG_ENABLED (0x1u)
  169. #define DMTIMER_IRQENABLE_CLR_TCAR_EN_FLAG (0x00000004u)
  170. #define DMTIMER_IRQENABLE_CLR_TCAR_EN_FLAG_SHIFT (0x00000002u)
  171. #define DMTIMER_IRQENABLE_CLR_TCAR_EN_FLAG_DISABLE (0x1u)
  172. #define DMTIMER_IRQENABLE_CLR_TCAR_EN_FLAG_DISABLED (0x0u)
  173. #define DMTIMER_IRQENABLE_CLR_TCAR_EN_FLAG_ENABLED (0x1u)
  174. /* IRQWAKEEN */
  175. #define DMTIMER_IRQWAKEEN_MAT_WUP_ENA (0x00000001u)
  176. #define DMTIMER_IRQWAKEEN_MAT_WUP_ENA_SHIFT (0x00000000u)
  177. #define DMTIMER_IRQWAKEEN_MAT_WUP_ENA_DISABLE (0x0u)
  178. #define DMTIMER_IRQWAKEEN_MAT_WUP_ENA_ENABLE (0x1u)
  179. #define DMTIMER_IRQWAKEEN_OVF_WUP_ENA (0x00000002u)
  180. #define DMTIMER_IRQWAKEEN_OVF_WUP_ENA_SHIFT (0x00000001u)
  181. #define DMTIMER_IRQWAKEEN_OVF_WUP_ENA_DISABLE (0x0u)
  182. #define DMTIMER_IRQWAKEEN_OVF_WUP_ENA_ENABLE (0x1u)
  183. #define DMTIMER_IRQWAKEEN_TCAR_WUP_ENA (0x00000004u)
  184. #define DMTIMER_IRQWAKEEN_TCAR_WUP_ENA_SHIFT (0x00000002u)
  185. #define DMTIMER_IRQWAKEEN_TCAR_WUP_ENA_DISABLE (0x0u)
  186. #define DMTIMER_IRQWAKEEN_TCAR_WUP_ENA_ENABLE (0x1u)
  187. /* TCLR */
  188. #define DMTIMER_TCLR_AR (0x00000002u)
  189. #define DMTIMER_TCLR_AR_SHIFT (0x00000001u)
  190. #define DMTIMER_TCLR_AR_AUTO (0x1u)
  191. #define DMTIMER_TCLR_AR_ONESHOT (0x0u)
  192. #define DMTIMER_TCLR_CAPT_MODE (0x00002000u)
  193. #define DMTIMER_TCLR_CAPT_MODE_SHIFT (0x0000000Du)
  194. #define DMTIMER_TCLR_CAPT_MODE_SECOND (0x1u)
  195. #define DMTIMER_TCLR_CAPT_MODE_SINGLE (0x0u)
  196. #define DMTIMER_TCLR_CE (0x00000040u)
  197. #define DMTIMER_TCLR_CE_SHIFT (0x00000006u)
  198. #define DMTIMER_TCLR_CE_DISABLE (0x0u)
  199. #define DMTIMER_TCLR_CE_ENABLE (0x1u)
  200. #define DMTIMER_TCLR_GPO_CFG (0x00004000u)
  201. #define DMTIMER_TCLR_GPO_CFG_SHIFT (0x0000000Eu)
  202. #define DMTIMER_TCLR_GPO_CFG_DRIVE1 (0x1u)
  203. #define DMTIMER_TCLR_GPO_CFG_DRIVE0 (0x0u)
  204. #define DMTIMER_TCLR_PRE (0x00000020u)
  205. #define DMTIMER_TCLR_PRE_SHIFT (0x00000005u)
  206. #define DMTIMER_TCLR_PRE_DISABLE (0x0u)
  207. #define DMTIMER_TCLR_PRE_ENABLE (0x1u)
  208. #define DMTIMER_TCLR_PT (0x00001000u)
  209. #define DMTIMER_TCLR_PT_SHIFT (0x0000000Cu)
  210. #define DMTIMER_TCLR_PT_PULSE (0x0u)
  211. #define DMTIMER_TCLR_PT_TOGGLE (0x1u)
  212. #define DMTIMER_TCLR_PTV (0x0000001Cu)
  213. #define DMTIMER_TCLR_PTV_SHIFT (0x00000002u)
  214. #define DMTIMER_TCLR_SCPWM (0x00000080u)
  215. #define DMTIMER_TCLR_SCPWM_SHIFT (0x00000007u)
  216. #define DMTIMER_TCLR_SCPWM_CLEAR (0x0u)
  217. #define DMTIMER_TCLR_SCPWM_SET (0x1u)
  218. #define DMTIMER_TCLR_ST (0x00000001u)
  219. #define DMTIMER_TCLR_ST_SHIFT (0x00000000u)
  220. #define DMTIMER_TCLR_ST_START (0x1u)
  221. #define DMTIMER_TCLR_ST_STOP (0x0u)
  222. #define DMTIMER_TCLR_TCM (0x00000300u)
  223. #define DMTIMER_TCLR_TCM_SHIFT (0x00000008u)
  224. #define DMTIMER_TCLR_TCM_BOTH (0x3u)
  225. #define DMTIMER_TCLR_TCM_HIGHLOW (0x2u)
  226. #define DMTIMER_TCLR_TCM_LOWHIGH (0x1u)
  227. #define DMTIMER_TCLR_TCM_NOCAPTURE (0x0u)
  228. #define DMTIMER_TCLR_TRG (0x00000C00u)
  229. #define DMTIMER_TCLR_TRG_SHIFT (0x0000000Au)
  230. #define DMTIMER_TCLR_TRG_NOTRIGGER (0x0u)
  231. #define DMTIMER_TCLR_TRG_OVERFLOW (0x1u)
  232. #define DMTIMER_TCLR_TRG_OVERFLOWANDMATCH (0x2u)
  233. /* TCRR */
  234. #define DMTIMER_TCRR_TIMER_COUNTER (0xFFFFFFFFu)
  235. #define DMTIMER_TCRR_TIMER_COUNTER_SHIFT (0x00000000u)
  236. /* TLDR */
  237. #define DMTIMER_TLDR_LOAD_VALUE (0xFFFFFFFFu)
  238. #define DMTIMER_TLDR_LOAD_VALUE_SHIFT (0x00000000u)
  239. /* TTGR */
  240. #define DMTIMER_TTGR_TTGR_VALUE (0xFFFFFFFFu)
  241. #define DMTIMER_TTGR_TTGR_VALUE_SHIFT (0x00000000u)
  242. /* TWPS */
  243. #define DMTIMER_TWPS_W_PEND_TCLR (0x00000001u)
  244. #define DMTIMER_TWPS_W_PEND_TCLR_SHIFT (0x00000000u)
  245. #define DMTIMER_TWPS_W_PEND_TCLR_NONE (0x0u)
  246. #define DMTIMER_TWPS_W_PEND_TCLR_PENDING (0x1u)
  247. #define DMTIMER_TWPS_W_PEND_TCRR (0x00000002u)
  248. #define DMTIMER_TWPS_W_PEND_TCRR_SHIFT (0x00000001u)
  249. #define DMTIMER_TWPS_W_PEND_TCRR_NONE (0x0u)
  250. #define DMTIMER_TWPS_W_PEND_TCRR_PENDING (0x1u)
  251. #define DMTIMER_TWPS_W_PEND_TLDR (0x00000004u)
  252. #define DMTIMER_TWPS_W_PEND_TLDR_SHIFT (0x00000002u)
  253. #define DMTIMER_TWPS_W_PEND_TLDR_NONE (0x0u)
  254. #define DMTIMER_TWPS_W_PEND_TLDR_PENDING (0x1u)
  255. #define DMTIMER_TWPS_W_PEND_TMAR (0x00000010u)
  256. #define DMTIMER_TWPS_W_PEND_TMAR_SHIFT (0x00000004u)
  257. #define DMTIMER_TWPS_W_PEND_TMAR_NONE (0x0u)
  258. #define DMTIMER_TWPS_W_PEND_TMAR_PENDING (0x1u)
  259. #define DMTIMER_TWPS_W_PEND_TTGR (0x00000008u)
  260. #define DMTIMER_TWPS_W_PEND_TTGR_SHIFT (0x00000003u)
  261. #define DMTIMER_TWPS_W_PEND_TTGR_NONE (0x0u)
  262. #define DMTIMER_TWPS_W_PEND_TTGR_PENDING (0x1u)
  263. /* TMAR */
  264. #define DMTIMER_TMAR_COMPARE_VALUE (0xFFFFFFFFu)
  265. #define DMTIMER_TMAR_COMPARE_VALUE_SHIFT (0x00000000u)
  266. /* TCAR1 */
  267. #define DMTIMER_TCAR1_CAPTURED_VALUE (0xFFFFFFFFu)
  268. #define DMTIMER_TCAR1_CAPTURED_VALUE_SHIFT (0x00000000u)
  269. /* TSICR */
  270. #define DMTIMER_TSICR_POSTED (0x00000004u)
  271. #define DMTIMER_TSICR_POSTED_SHIFT (0x00000002u)
  272. #define DMTIMER_TSICR_POSTED_ACTIVE (0x1u)
  273. #define DMTIMER_TSICR_POSTED_INACTIVE (0x0u)
  274. #define DMTIMER_TSICR_SFT (0x00000002u)
  275. #define DMTIMER_TSICR_SFT_SHIFT (0x00000001u)
  276. #define DMTIMER_TSICR_SFT_RESETDISABLE (0x1u)
  277. #define DMTIMER_TSICR_SFT_RESETENABLE (0x0u)
  278. /* TCAR2 */
  279. #define DMTIMER_TCAR2_CAPTURED_VALUE (0xFFFFFFFFu)
  280. #define DMTIMER_TCAR2_CAPTURED_VALUE_SHIFT (0x00000000u)
  281. #ifdef __cplusplus
  282. }
  283. #endif
  284. #endif