hw_dmtimer_1ms.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /**
  2. * @Component: DMTIMER_1MS
  3. *
  4. * @Filename: hw_dmtimer_1ms.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _HW_DMTIMER_1MS_H_
  41. #define _HW_DMTIMER_1MS_H_
  42. #ifdef __cplusplus
  43. extern "C" {
  44. #endif
  45. /***********************************************************************\
  46. * Register arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundle arrays Definition
  50. \***********************************************************************/
  51. /***********************************************************************\
  52. * Bundles Definition
  53. \***********************************************************************/
  54. /*************************************************************************\
  55. * Registers Definition
  56. \*************************************************************************/
  57. #define DMTIMER_1MS_TIDR (0x0)
  58. #define DMTIMER_1MS_TIOCP_CFG (0x10)
  59. #define DMTIMER_1MS_TISTAT (0x14)
  60. #define DMTIMER_1MS_TISR (0x18)
  61. #define DMTIMER_1MS_TIER (0x1c)
  62. #define DMTIMER_1MS_TWER (0x20)
  63. #define DMTIMER_1MS_TCLR (0x24)
  64. #define DMTIMER_1MS_TCRR (0x28)
  65. #define DMTIMER_1MS_TLDR (0x2c)
  66. #define DMTIMER_1MS_TTGR (0x30)
  67. #define DMTIMER_1MS_TWPS (0x34)
  68. #define DMTIMER_1MS_TMAR (0x38)
  69. #define DMTIMER_1MS_TCAR(n) (0x3c + (n * 8))
  70. #define DMTIMER_1MS_TSICR (0x40)
  71. #define DMTIMER_1MS_TPIR (0x48)
  72. #define DMTIMER_1MS_TNIR (0x4c)
  73. #define DMTIMER_1MS_TCVR (0x50)
  74. #define DMTIMER_1MS_TOCR (0x54)
  75. #define DMTIMER_1MS_TOWR (0x58)
  76. /**************************************************************************\
  77. * Field Definition Macros
  78. \**************************************************************************/
  79. /* TIDR */
  80. #define DMTIMER_1MS_TIDR_TID_REV (0x000000FF)
  81. #define DMTIMER_1MS_TIDR_TID_REV_SHIFT (0x00000000)
  82. /* TIOCP_CFG */
  83. #define DMTIMER_1MS_TIOCP_CFG_AUTOIDLE (0x00000001)
  84. #define DMTIMER_1MS_TIOCP_CFG_AUTOIDLE_SHIFT (0x00000000)
  85. #define DMTIMER_1MS_TIOCP_CFG_AUTOIDLE_CLKFREE (0x0)
  86. #define DMTIMER_1MS_TIOCP_CFG_AUTOIDLE_CLKGATE (0x1)
  87. #define DMTIMER_1MS_TIOCP_CFG_CLOCKACTIVITY (0x00000300)
  88. #define DMTIMER_1MS_TIOCP_CFG_CLOCKACTIVITY_SHIFT (0x00000008)
  89. #define DMTIMER_1MS_TIOCP_CFG_CLOCKACTIVITY_CA0 (0x0)
  90. #define DMTIMER_1MS_TIOCP_CFG_CLOCKACTIVITY_CA1 (0x1)
  91. #define DMTIMER_1MS_TIOCP_CFG_CLOCKACTIVITY_CA2 (0x2)
  92. #define DMTIMER_1MS_TIOCP_CFG_CLOCKACTIVITY_CA3 (0x3)
  93. #define DMTIMER_1MS_TIOCP_CFG_EMUFREE (0x00000020)
  94. #define DMTIMER_1MS_TIOCP_CFG_EMUFREE_SHIFT (0x00000005)
  95. #define DMTIMER_1MS_TIOCP_CFG_EMUFREE_TIMER_FREE (0x1)
  96. #define DMTIMER_1MS_TIOCP_CFG_EMUFREE_TIMER_FROZEN (0x0)
  97. #define DMTIMER_1MS_TIOCP_CFG_ENAWAKEUP (0x00000004)
  98. #define DMTIMER_1MS_TIOCP_CFG_ENAWAKEUP_SHIFT (0x00000002)
  99. #define DMTIMER_1MS_TIOCP_CFG_ENAWAKEUP_ENBWAKE (0x1)
  100. #define DMTIMER_1MS_TIOCP_CFG_ENAWAKEUP_NOWAKE (0x0)
  101. #define DMTIMER_1MS_TIOCP_CFG_IDLEMODE (0x00000018)
  102. #define DMTIMER_1MS_TIOCP_CFG_IDLEMODE_SHIFT (0x00000003)
  103. #define DMTIMER_1MS_TIOCP_CFG_IDLEMODE_FIDLE (0x0)
  104. #define DMTIMER_1MS_TIOCP_CFG_IDLEMODE_NIDLE (0x1)
  105. #define DMTIMER_1MS_TIOCP_CFG_IDLEMODE_RES (0x3)
  106. #define DMTIMER_1MS_TIOCP_CFG_IDLEMODE_SIDLE (0x2)
  107. #define DMTIMER_1MS_TIOCP_CFG_SOFTRESET (0x00000002)
  108. #define DMTIMER_1MS_TIOCP_CFG_SOFTRESET_SHIFT (0x00000001)
  109. #define DMTIMER_1MS_TIOCP_CFG_SOFTRESET_NMODE (0x0)
  110. #define DMTIMER_1MS_TIOCP_CFG_SOFTRESET_RSTMODE (0x1)
  111. /* TISTAT */
  112. #define DMTIMER_1MS_TISTAT_RESETDONE (0x00000001)
  113. #define DMTIMER_1MS_TISTAT_RESETDONE_SHIFT (0x00000000)
  114. #define DMTIMER_1MS_TISTAT_RESETDONE_RSTCOMP (0x1)
  115. #define DMTIMER_1MS_TISTAT_RESETDONE_RSTONGOING (0x0)
  116. /* TISR */
  117. #define DMTIMER_1MS_TISR_MAT_IT_FLAG (0x00000001)
  118. #define DMTIMER_1MS_TISR_MAT_IT_FLAG_SHIFT (0x00000000)
  119. #define DMTIMER_1MS_TISR_MAT_IT_FLAG_0 (0x0)
  120. #define DMTIMER_1MS_TISR_MAT_IT_FLAG_1 (0x1)
  121. #define DMTIMER_1MS_TISR_OVF_IT_FLAG (0x00000002)
  122. #define DMTIMER_1MS_TISR_OVF_IT_FLAG_SHIFT (0x00000001)
  123. #define DMTIMER_1MS_TISR_OVF_IT_FLAG_0 (0x0)
  124. #define DMTIMER_1MS_TISR_OVF_IT_FLAG_1 (0x1)
  125. #define DMTIMER_1MS_TISR_TCAR_IT_FLAG (0x00000004)
  126. #define DMTIMER_1MS_TISR_TCAR_IT_FLAG_SHIFT (0x00000002)
  127. #define DMTIMER_1MS_TISR_TCAR_IT_FLAG_0 (0x0)
  128. #define DMTIMER_1MS_TISR_TCAR_IT_FLAG_TACR_IT_FLAG_1 (0x1)
  129. /* TIER */
  130. #define DMTIMER_1MS_TIER_MAT_IT_ENA (0x00000001)
  131. #define DMTIMER_1MS_TIER_MAT_IT_ENA_SHIFT (0x00000000)
  132. #define DMTIMER_1MS_TIER_MAT_IT_ENA_DSB_MATCH (0x0)
  133. #define DMTIMER_1MS_TIER_MAT_IT_ENA_ENB_MATCH (0x1)
  134. #define DMTIMER_1MS_TIER_OVF_IT_ENA (0x00000002)
  135. #define DMTIMER_1MS_TIER_OVF_IT_ENA_SHIFT (0x00000001)
  136. #define DMTIMER_1MS_TIER_OVF_IT_ENA_DSB_OVF (0x0)
  137. #define DMTIMER_1MS_TIER_OVF_IT_ENA_ENB_OVF (0x1)
  138. #define DMTIMER_1MS_TIER_TCAR_IT_ENA (0x00000004)
  139. #define DMTIMER_1MS_TIER_TCAR_IT_ENA_SHIFT (0x00000002)
  140. #define DMTIMER_1MS_TIER_TCAR_IT_ENA_DSB_CAPT (0x0)
  141. #define DMTIMER_1MS_TIER_TCAR_IT_ENA_ENB_CAPT (0x1)
  142. /* TWER */
  143. #define DMTIMER_1MS_TWER_MAT_WUP_ENA (0x00000001)
  144. #define DMTIMER_1MS_TWER_MAT_WUP_ENA_SHIFT (0x00000000)
  145. #define DMTIMER_1MS_TWER_MAT_WUP_ENA_DSBWUPMAT (0x0)
  146. #define DMTIMER_1MS_TWER_MAT_WUP_ENA_ENBWUPMAT (0x1)
  147. #define DMTIMER_1MS_TWER_OVF_WUP_ENA (0x00000002)
  148. #define DMTIMER_1MS_TWER_OVF_WUP_ENA_SHIFT (0x00000001)
  149. #define DMTIMER_1MS_TWER_OVF_WUP_ENA_DSBWUPOVF (0x0)
  150. #define DMTIMER_1MS_TWER_OVF_WUP_ENA_ENBWUPOVF (0x1)
  151. #define DMTIMER_1MS_TWER_TCAR_WUP_ENA (0x00000004)
  152. #define DMTIMER_1MS_TWER_TCAR_WUP_ENA_SHIFT (0x00000002)
  153. #define DMTIMER_1MS_TWER_TCAR_WUP_ENA_DSBWUPCAP (0x0)
  154. #define DMTIMER_1MS_TWER_TCAR_WUP_ENA_ENBWUPCAPT (0x1)
  155. /* TCLR */
  156. #define DMTIMER_1MS_TCLR_AR (0x00000002)
  157. #define DMTIMER_1MS_TCLR_AR_SHIFT (0x00000001)
  158. #define DMTIMER_1MS_TCLR_AR_AUTO_REL (0x1)
  159. #define DMTIMER_1MS_TCLR_AR_ONE_SHOT (0x0)
  160. #define DMTIMER_1MS_TCLR_CAPT_MODE (0x00002000)
  161. #define DMTIMER_1MS_TCLR_CAPT_MODE_SHIFT (0x0000000D)
  162. #define DMTIMER_1MS_TCLR_CAPT_MODE_FIRST_CAPT (0x0)
  163. #define DMTIMER_1MS_TCLR_CAPT_MODE_SEC_CAPT (0x1)
  164. #define DMTIMER_1MS_TCLR_CE (0x00000040)
  165. #define DMTIMER_1MS_TCLR_CE_SHIFT (0x00000006)
  166. #define DMTIMER_1MS_TCLR_CE_DSB_CMP (0x0)
  167. #define DMTIMER_1MS_TCLR_CE_ENB_CMP (0x1)
  168. #define DMTIMER_1MS_TCLR_GPO_CFG (0x00004000)
  169. #define DMTIMER_1MS_TCLR_GPO_CFG_SHIFT (0x0000000E)
  170. #define DMTIMER_1MS_TCLR_GPO_CFG_0 (0x0)
  171. #define DMTIMER_1MS_TCLR_GPO_CFG_1 (0x1)
  172. #define DMTIMER_1MS_TCLR_PRE (0x00000020)
  173. #define DMTIMER_1MS_TCLR_PRE_SHIFT (0x00000005)
  174. #define DMTIMER_1MS_TCLR_PRE_NO_PRESCAL (0x0)
  175. #define DMTIMER_1MS_TCLR_PRE_PRESCAL_ON (0x1)
  176. #define DMTIMER_1MS_TCLR_PT (0x00001000)
  177. #define DMTIMER_1MS_TCLR_PT_SHIFT (0x0000000C)
  178. #define DMTIMER_1MS_TCLR_PT_PULSE (0x0)
  179. #define DMTIMER_1MS_TCLR_PT_TOGGLE (0x1)
  180. #define DMTIMER_1MS_TCLR_PTV (0x0000001C)
  181. #define DMTIMER_1MS_TCLR_PTV_SHIFT (0x00000002)
  182. #define DMTIMER_1MS_TCLR_PTV_PTV (0x0)
  183. #define DMTIMER_1MS_TCLR_SCPWM (0x00000080)
  184. #define DMTIMER_1MS_TCLR_SCPWM_SHIFT (0x00000007)
  185. #define DMTIMER_1MS_TCLR_SCPWM_DEF_HIGH (0x1)
  186. #define DMTIMER_1MS_TCLR_SCPWM_DEF_LOW (0x0)
  187. #define DMTIMER_1MS_TCLR_ST (0x00000001)
  188. #define DMTIMER_1MS_TCLR_ST_SHIFT (0x00000000)
  189. #define DMTIMER_1MS_TCLR_ST_CNT_START (0x1)
  190. #define DMTIMER_1MS_TCLR_ST_CNT_STOP (0x0)
  191. #define DMTIMER_1MS_TCLR_TCM (0x00000300)
  192. #define DMTIMER_1MS_TCLR_TCM_SHIFT (0x00000008)
  193. #define DMTIMER_1MS_TCLR_TCM_BOOTH_EDGES (0x3)
  194. #define DMTIMER_1MS_TCLR_TCM_FALL_EDGE (0x2)
  195. #define DMTIMER_1MS_TCLR_TCM_NO_EDGE (0x0)
  196. #define DMTIMER_1MS_TCLR_TCM_RISE_EDGE (0x1)
  197. #define DMTIMER_1MS_TCLR_TRG (0x00000C00)
  198. #define DMTIMER_1MS_TCLR_TRG_SHIFT (0x0000000A)
  199. #define DMTIMER_1MS_TCLR_TRG_NO (0x0)
  200. #define DMTIMER_1MS_TCLR_TRG_OVF (0x1)
  201. #define DMTIMER_1MS_TCLR_TRG_OVF_MAT (0x2)
  202. #define DMTIMER_1MS_TCLR_TRG_RESERVED (0x3)
  203. /* TCRR */
  204. #define DMTIMER_1MS_TCRR_TIMER_COUNTER (0xFFFFFFFF)
  205. #define DMTIMER_1MS_TCRR_TIMER_COUNTER_SHIFT (0x00000000)
  206. /* TLDR */
  207. #define DMTIMER_1MS_TLDR_LOAD_VALUE (0xFFFFFFFF)
  208. #define DMTIMER_1MS_TLDR_LOAD_VALUE_SHIFT (0x00000000)
  209. /* TTGR */
  210. #define DMTIMER_1MS_TTGR_TTGR_VALUE (0xFFFFFFFF)
  211. #define DMTIMER_1MS_TTGR_TTGR_VALUE_SHIFT (0x00000000)
  212. /* TWPS */
  213. #define DMTIMER_1MS_TWPS_W_PEND_TCLR (0x00000001)
  214. #define DMTIMER_1MS_TWPS_W_PEND_TCLR_SHIFT (0x00000000)
  215. #define DMTIMER_1MS_TWPS_W_PEND_TCLR_CLR_NPEND (0x0)
  216. #define DMTIMER_1MS_TWPS_W_PEND_TCLR_CLR_PEND (0x1)
  217. #define DMTIMER_1MS_TWPS_W_PEND_TCRR (0x00000002)
  218. #define DMTIMER_1MS_TWPS_W_PEND_TCRR_SHIFT (0x00000001)
  219. #define DMTIMER_1MS_TWPS_W_PEND_TCRR_CRR_NPEND (0x0)
  220. #define DMTIMER_1MS_TWPS_W_PEND_TCRR_CRR_PEND (0x1)
  221. #define DMTIMER_1MS_TWPS_W_PEND_TCVR (0x00000080)
  222. #define DMTIMER_1MS_TWPS_W_PEND_TCVR_SHIFT (0x00000007)
  223. #define DMTIMER_1MS_TWPS_W_PEND_TCVR_CVR_NPEND (0x0)
  224. #define DMTIMER_1MS_TWPS_W_PEND_TCVR_CVR_PEND (0x1)
  225. #define DMTIMER_1MS_TWPS_W_PEND_TLDR (0x00000004)
  226. #define DMTIMER_1MS_TWPS_W_PEND_TLDR_SHIFT (0x00000002)
  227. #define DMTIMER_1MS_TWPS_W_PEND_TLDR_LDR_NPEND (0x0)
  228. #define DMTIMER_1MS_TWPS_W_PEND_TLDR_LDR_PEND (0x1)
  229. #define DMTIMER_1MS_TWPS_W_PEND_TMAR (0x00000010)
  230. #define DMTIMER_1MS_TWPS_W_PEND_TMAR_SHIFT (0x00000004)
  231. #define DMTIMER_1MS_TWPS_W_PEND_TMAR_MAR_NPEND (0x0)
  232. #define DMTIMER_1MS_TWPS_W_PEND_TMAR_MAR_PEND (0x1)
  233. #define DMTIMER_1MS_TWPS_W_PEND_TNIR (0x00000040)
  234. #define DMTIMER_1MS_TWPS_W_PEND_TNIR_SHIFT (0x00000006)
  235. #define DMTIMER_1MS_TWPS_W_PEND_TNIR_NIR_NPEND (0x0)
  236. #define DMTIMER_1MS_TWPS_W_PEND_TNIR_NIR_PEND (0x1)
  237. #define DMTIMER_1MS_TWPS_W_PEND_TOCR (0x00000100)
  238. #define DMTIMER_1MS_TWPS_W_PEND_TOCR_SHIFT (0x00000008)
  239. #define DMTIMER_1MS_TWPS_W_PEND_TOCR_OCR_NPEND (0x0)
  240. #define DMTIMER_1MS_TWPS_W_PEND_TOCR_OCR_PEND (0x1)
  241. #define DMTIMER_1MS_TWPS_W_PEND_TOWR (0x00000200)
  242. #define DMTIMER_1MS_TWPS_W_PEND_TOWR_SHIFT (0x00000009)
  243. #define DMTIMER_1MS_TWPS_W_PEND_TOWR_OWR_NPEND (0x0)
  244. #define DMTIMER_1MS_TWPS_W_PEND_TOWR_OWR_PEND (0x1)
  245. #define DMTIMER_1MS_TWPS_W_PEND_TPIR (0x00000020)
  246. #define DMTIMER_1MS_TWPS_W_PEND_TPIR_SHIFT (0x00000005)
  247. #define DMTIMER_1MS_TWPS_W_PEND_TPIR_PIR_NPEND (0x0)
  248. #define DMTIMER_1MS_TWPS_W_PEND_TPIR_PIR_PEND (0x1)
  249. #define DMTIMER_1MS_TWPS_W_PEND_TTGR (0x00000008)
  250. #define DMTIMER_1MS_TWPS_W_PEND_TTGR_SHIFT (0x00000003)
  251. #define DMTIMER_1MS_TWPS_W_PEND_TTGR_TGR_NPEND (0x0)
  252. #define DMTIMER_1MS_TWPS_W_PEND_TTGR_TGR_PEND (0x1)
  253. /* TMAR */
  254. #define DMTIMER_1MS_TMAR_COMPARE_VALUE (0xFFFFFFFF)
  255. #define DMTIMER_1MS_TMAR_COMPARE_VALUE_SHIFT (0x00000000)
  256. /* TCAR1 */
  257. #define DMTIMER_1MS_TCAR1_CAPTURE_VALUE1 (0xFFFFFFFF)
  258. #define DMTIMER_1MS_TCAR1_CAPTURE_VALUE1_SHIFT (0x00000000)
  259. /* TSICR */
  260. #define DMTIMER_1MS_TSICR_POSTED (0x00000004)
  261. #define DMTIMER_1MS_TSICR_POSTED_SHIFT (0x00000002)
  262. #define DMTIMER_1MS_TSICR_POSTED_0 (0x0)
  263. #define DMTIMER_1MS_TSICR_POSTED_1 (0x1)
  264. #define DMTIMER_1MS_TSICR_SFT (0x00000002)
  265. #define DMTIMER_1MS_TSICR_SFT_SHIFT (0x00000001)
  266. #define DMTIMER_1MS_TSICR_SFT_0 (0x0)
  267. #define DMTIMER_1MS_TSICR_SFT_1 (0x1)
  268. /* TCAR2 */
  269. #define DMTIMER_1MS_TCAR2_CAPTURE_VALUE2 (0xFFFFFFFF)
  270. #define DMTIMER_1MS_TCAR2_CAPTURE_VALUE2_SHIFT (0x00000000)
  271. /* TPIR */
  272. #define DMTIMER_1MS_TPIR_POSITIVE_INC_VALUE (0xFFFFFFFF)
  273. #define DMTIMER_1MS_TPIR_POSITIVE_INC_VALUE_SHIFT (0x00000000)
  274. /* TNIR */
  275. #define DMTIMER_1MS_TNIR_NEGATIVE_INV_VALUE (0xFFFFFFFF)
  276. #define DMTIMER_1MS_TNIR_NEGATIVE_INV_VALUE_SHIFT (0x00000000)
  277. /* TCVR */
  278. #define DMTIMER_1MS_TCVR_COUNTER_VALUE (0xFFFFFFFF)
  279. #define DMTIMER_1MS_TCVR_COUNTER_VALUE_SHIFT (0x00000000)
  280. /* TOCR */
  281. #define DMTIMER_1MS_TOCR_OVF_COUNTER_VALUE (0x00FFFFFF)
  282. #define DMTIMER_1MS_TOCR_OVF_COUNTER_VALUE_SHIFT (0x00000000)
  283. /* TOWR */
  284. #define DMTIMER_1MS_TOWR_OVF_WRAPPING_VALUE (0x00FFFFFF)
  285. #define DMTIMER_1MS_TOWR_OVF_WRAPPING_VALUE_SHIFT (0x00000000)
  286. #ifdef __cplusplus
  287. }
  288. #endif
  289. #endif