hw_prm_device.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /**
  2. * @Component: PRM
  3. *
  4. * @Filename: ../../CredDataBase/prcmCRED/prm_device_cred.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _HW_PRM_DEVICE_H_
  41. #define _HW_PRM_DEVICE_H_
  42. /***********************************************************************\
  43. * Register arrays Definition
  44. \***********************************************************************/
  45. /***********************************************************************\
  46. * Bundle arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundles Definition
  50. \***********************************************************************/
  51. /*************************************************************************\
  52. * Registers Definition
  53. \*************************************************************************/
  54. #define PRM_DEVICE_PRM_RSTCTRL (0x0)
  55. #define PRM_DEVICE_PRM_RSTTIME (0x4)
  56. #define PRM_DEVICE_PRM_RSTST (0x8)
  57. #define PRM_DEVICE_PRM_SRAM_COUNT (0xc)
  58. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP (0x10)
  59. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL (0x14)
  60. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP (0x18)
  61. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL (0x1c)
  62. /**************************************************************************\
  63. * Field Definition Macros
  64. \**************************************************************************/
  65. /* PRM_RSTCTRL */
  66. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_COLD_SW (0x00000002u)
  67. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_COLD_SW_SHIFT (0x00000001u)
  68. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_COLD_SW_0X0 (0x0u)
  69. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_COLD_SW_0X1 (0x1u)
  70. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_WARM_SW (0x00000001u)
  71. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_WARM_SW_SHIFT (0x00000000u)
  72. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_WARM_SW_0X0 (0x0u)
  73. #define PRM_DEVICE_PRM_RSTCTRL_RST_GLOBAL_WARM_SW_0X1 (0x1u)
  74. /* PRM_RSTTIME */
  75. #define PRM_DEVICE_PRM_RSTTIME_RSTTIME1 (0x000000FFu)
  76. #define PRM_DEVICE_PRM_RSTTIME_RSTTIME1_SHIFT (0x00000000u)
  77. #define PRM_DEVICE_PRM_RSTTIME_RSTTIME2 (0x00001F00u)
  78. #define PRM_DEVICE_PRM_RSTTIME_RSTTIME2_SHIFT (0x00000008u)
  79. /* PRM_RSTST */
  80. #define PRM_DEVICE_PRM_RSTST_EXTERNAL_WARM_RST (0x00000020u)
  81. #define PRM_DEVICE_PRM_RSTST_EXTERNAL_WARM_RST_SHIFT (0x00000005u)
  82. #define PRM_DEVICE_PRM_RSTST_EXTERNAL_WARM_RST_0X0 (0x0u)
  83. #define PRM_DEVICE_PRM_RSTST_EXTERNAL_WARM_RST_0X1 (0x1u)
  84. #define PRM_DEVICE_PRM_RSTST_GLOBAL_COLD_RST (0x00000001u)
  85. #define PRM_DEVICE_PRM_RSTST_GLOBAL_COLD_RST_SHIFT (0x00000000u)
  86. #define PRM_DEVICE_PRM_RSTST_GLOBAL_COLD_RST_0X0 (0x0u)
  87. #define PRM_DEVICE_PRM_RSTST_GLOBAL_COLD_RST_0X1 (0x1u)
  88. #define PRM_DEVICE_PRM_RSTST_GLOBAL_WARM_SW_RST (0x00000002u)
  89. #define PRM_DEVICE_PRM_RSTST_GLOBAL_WARM_SW_RST_SHIFT (0x00000001u)
  90. #define PRM_DEVICE_PRM_RSTST_GLOBAL_WARM_SW_RST_0X0 (0x0u)
  91. #define PRM_DEVICE_PRM_RSTST_GLOBAL_WARM_SW_RST_0X1 (0x1u)
  92. #define PRM_DEVICE_PRM_RSTST_ICEPICK_RST (0x00000200u)
  93. #define PRM_DEVICE_PRM_RSTST_ICEPICK_RST_SHIFT (0x00000009u)
  94. #define PRM_DEVICE_PRM_RSTST_ICEPICK_RST_0X0 (0x0u)
  95. #define PRM_DEVICE_PRM_RSTST_ICEPICK_RST_0X1 (0x1u)
  96. #define PRM_DEVICE_PRM_RSTST_MPU_SECURITY_VIOL_RST (0x00000004u)
  97. #define PRM_DEVICE_PRM_RSTST_MPU_SECURITY_VIOL_RST_SHIFT (0x00000002u)
  98. #define PRM_DEVICE_PRM_RSTST_MPU_SECURITY_VIOL_RST_0X0 (0x0u)
  99. #define PRM_DEVICE_PRM_RSTST_MPU_SECURITY_VIOL_RST_0X1 (0x1u)
  100. #define PRM_DEVICE_PRM_RSTST_WDT0_RST (0x00000008u)
  101. #define PRM_DEVICE_PRM_RSTST_WDT0_RST_SHIFT (0x00000003u)
  102. #define PRM_DEVICE_PRM_RSTST_WDT0_RST_0X0 (0x0u)
  103. #define PRM_DEVICE_PRM_RSTST_WDT0_RST_0X1 (0x1u)
  104. #define PRM_DEVICE_PRM_RSTST_WDT1_RST (0x00000010u)
  105. #define PRM_DEVICE_PRM_RSTST_WDT1_RST_SHIFT (0x00000004u)
  106. #define PRM_DEVICE_PRM_RSTST_WDT1_RST_0X0 (0x0u)
  107. #define PRM_DEVICE_PRM_RSTST_WDT1_RST_0X1 (0x1u)
  108. /* PRM_SRAM_COUNT */
  109. #define PRM_DEVICE_PRM_SRAM_COUNT_PCHARGECNT_VALUE (0x0000003Fu)
  110. #define PRM_DEVICE_PRM_SRAM_COUNT_PCHARGECNT_VALUE_SHIFT (0x00000000u)
  111. #define PRM_DEVICE_PRM_SRAM_COUNT_SLPCNT_VALUE (0x00FF0000u)
  112. #define PRM_DEVICE_PRM_SRAM_COUNT_SLPCNT_VALUE_SHIFT (0x00000010u)
  113. #define PRM_DEVICE_PRM_SRAM_COUNT_STARTUP_COUNT (0xFF000000u)
  114. #define PRM_DEVICE_PRM_SRAM_COUNT_STARTUP_COUNT_SHIFT (0x00000018u)
  115. #define PRM_DEVICE_PRM_SRAM_COUNT_VSETUPCNT_VALUE (0x0000FF00u)
  116. #define PRM_DEVICE_PRM_SRAM_COUNT_VSETUPCNT_VALUE_SHIFT (0x00000008u)
  117. /* PRM_LDO_SRAM_CORE_SETUP */
  118. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_ACT_EXPORT (0x00000002u)
  119. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_ACT_EXPORT_SHIFT (0x00000001u)
  120. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_ACT_EXPORT_SRAMNW_ACT_VDDAR (0x1u)
  121. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_ACT_EXPORT_SRAMNW_ACT_VDDS (0x0u)
  122. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_SLEEP_EXPORT (0x00000004u)
  123. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_SLEEP_EXPORT_SHIFT (0x00000002u)
  124. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_SLEEP_EXPORT_SRAMNW_SLP_VDDAR (0x1u)
  125. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ABBOFF_SLEEP_EXPORT_SRAMNW_SLP_VDDS (0x0u)
  126. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_AIPOFF (0x00000100u)
  127. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_AIPOFF_SHIFT (0x00000008u)
  128. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_AIPOFF_NO_OVERRIDE (0x0u)
  129. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_AIPOFF_OVERRIDE (0x1u)
  130. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_DISABLE_RTA_EXPORT (0x00000001u)
  131. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_DISABLE_RTA_EXPORT_SHIFT (0x00000000u)
  132. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_DISABLE_RTA_EXPORT_RTA_DISABLED (0x1u)
  133. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_DISABLE_RTA_EXPORT_RTA_ENABLED (0x0u)
  134. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC1_EXPORT (0x00000008u)
  135. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC1_EXPORT_SHIFT (0x00000003u)
  136. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC1_EXPORT_SHORT_PROT_DISABLED (0x0u)
  137. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC1_EXPORT_SHORT_PROT_ENABLED (0x1u)
  138. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC2_EXPORT (0x00000010u)
  139. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC2_EXPORT_SHIFT (0x00000004u)
  140. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC2_EXPORT_EXT_CAP (0x0u)
  141. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC2_EXPORT_NO_EXT_CAP (0x1u)
  142. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC3_EXPORT (0x00000020u)
  143. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC3_EXPORT_SHIFT (0x00000005u)
  144. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC3_EXPORT_SUB_REGUL_DISABLED (0x0u)
  145. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC3_EXPORT_SUB_REGUL_ENABLED (0x1u)
  146. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC4 (0x00000040u)
  147. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC4_SHIFT (0x00000006u)
  148. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC4_EXT_CLOCK (0x0u)
  149. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC4_NO_EXT_CLOCK (0x1u)
  150. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC5 (0x00000080u)
  151. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC5_SHIFT (0x00000007u)
  152. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC5_ONE_STEP (0x0u)
  153. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_SETUP_ENFUNC5_TWO_STEP (0x1u)
  154. /* PRM_LDO_SRAM_CORE_CTRL */
  155. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_RETMODE_ENABLE (0x00000001u)
  156. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_RETMODE_ENABLE_SHIFT (0x00000000u)
  157. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_RETMODE_ENABLE_DISABLED (0x0u)
  158. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_RETMODE_ENABLE_ENABLED (0x1u)
  159. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAMLDO_STATUS (0x00000100u)
  160. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAMLDO_STATUS_SHIFT (0x00000008u)
  161. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAMLDO_STATUS_ACTIVE (0x0u)
  162. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAMLDO_STATUS_RETENTION (0x1u)
  163. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAM_IN_TRANSITION (0x00000200u)
  164. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAM_IN_TRANSITION_SHIFT (0x00000009u)
  165. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAM_IN_TRANSITION_IDLE (0x0u)
  166. #define PRM_DEVICE_PRM_LDO_SRAM_CORE_CTRL_SRAM_IN_TRANSITION_IN_TRANSITION (0x1u)
  167. /* PRM_LDO_SRAM_MPU_SETUP */
  168. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_ACT_EXPORT (0x00000002u)
  169. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_ACT_EXPORT_SHIFT (0x00000001u)
  170. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_ACT_EXPORT_SRAMNW_ACT_VDDAR (0x1u)
  171. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_ACT_EXPORT_SRAMNW_ACT_VDDS (0x0u)
  172. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_SLEEP_EXPORT (0x00000004u)
  173. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_SLEEP_EXPORT_SHIFT (0x00000002u)
  174. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_SLEEP_EXPORT_SRAMNW_SLP_VDDAR (0x1u)
  175. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ABBOFF_SLEEP_EXPORT_SRAMNW_SLP_VDDS (0x0u)
  176. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_AIPOFF (0x00000100u)
  177. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_AIPOFF_SHIFT (0x00000008u)
  178. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_AIPOFF_NO_OVERRIDE (0x0u)
  179. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_AIPOFF_OVERRIDE (0x1u)
  180. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_DISABLE_RTA_EXPORT (0x00000001u)
  181. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_DISABLE_RTA_EXPORT_SHIFT (0x00000000u)
  182. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_DISABLE_RTA_EXPORT_RTA_DISABLED (0x1u)
  183. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_DISABLE_RTA_EXPORT_RTA_ENABLED (0x0u)
  184. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC1_EXPORT (0x00000008u)
  185. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC1_EXPORT_SHIFT (0x00000003u)
  186. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC1_EXPORT_SHORT_PROT_DISABLED (0x0u)
  187. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC1_EXPORT_SHORT_PROT_ENABLED (0x1u)
  188. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC2_EXPORT (0x00000010u)
  189. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC2_EXPORT_SHIFT (0x00000004u)
  190. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC2_EXPORT_EXT_CAP (0x0u)
  191. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC2_EXPORT_NO_EXT_CAP (0x1u)
  192. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC3_EXPORT (0x00000020u)
  193. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC3_EXPORT_SHIFT (0x00000005u)
  194. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC3_EXPORT_SUB_REGUL_DISABLED (0x0u)
  195. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC3_EXPORT_SUB_REGUL_ENABLED (0x1u)
  196. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC4 (0x00000040u)
  197. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC4_SHIFT (0x00000006u)
  198. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC4_EXT_CLOCK (0x0u)
  199. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC4_NO_EXT_CLOCK (0x1u)
  200. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC5 (0x00000080u)
  201. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC5_SHIFT (0x00000007u)
  202. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC5_ONE_STEP (0x0u)
  203. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_SETUP_ENFUNC5_TWO_STEP (0x1u)
  204. /* PRM_LDO_SRAM_MPU_CTRL */
  205. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_RETMODE_ENABLE (0x00000001u)
  206. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_RETMODE_ENABLE_SHIFT (0x00000000u)
  207. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_RETMODE_ENABLE_DISABLED (0x0u)
  208. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_RETMODE_ENABLE_ENABLED (0x1u)
  209. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAMLDO_STATUS (0x00000100u)
  210. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAMLDO_STATUS_SHIFT (0x00000008u)
  211. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAMLDO_STATUS_ACTIVE (0x0u)
  212. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAMLDO_STATUS_RETENTION (0x1u)
  213. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAM_IN_TRANSITION (0x00000200u)
  214. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAM_IN_TRANSITION_SHIFT (0x00000009u)
  215. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAM_IN_TRANSITION_IDLE (0x0u)
  216. #define PRM_DEVICE_PRM_LDO_SRAM_MPU_CTRL_SRAM_IN_TRANSITION_IN_TRANSITION (0x1u)
  217. #endif