hw_tmr.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /** ============================================================================
  2. * \file hw_tmr.h
  3. *
  4. * \brief This file contains the Register Descriptions for Timer
  5. *
  6. * ============================================================================
  7. */
  8. /*
  9. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  10. */
  11. /*
  12. * Redistribution and use in source and binary forms, with or without
  13. * modification, are permitted provided that the following conditions
  14. * are met:
  15. *
  16. * Redistributions of source code must retain the above copyright
  17. * notice, this list of conditions and the following disclaimer.
  18. *
  19. * Redistributions in binary form must reproduce the above copyright
  20. * notice, this list of conditions and the following disclaimer in the
  21. * documentation and/or other materials provided with the
  22. * distribution.
  23. *
  24. * Neither the name of Texas Instruments Incorporated nor the names of
  25. * its contributors may be used to endorse or promote products derived
  26. * from this software without specific prior written permission.
  27. *
  28. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  29. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  30. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  31. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  32. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  33. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  34. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  35. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  36. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  37. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  38. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  39. *
  40. */
  41. #ifndef _HW_TMR_H_
  42. #define _HW_TMR_H_
  43. #ifdef __cplusplus
  44. extern "C" {
  45. #endif
  46. #define TMR_REVID (0x0)
  47. #define TMR_EMUMGT (0x4)
  48. #define TMR_GPINTGPEN (0x8)
  49. #define TMR_GPDATGPDIR (0xC)
  50. #define TMR_TIM12 (0x10)
  51. #define TMR_TIM34 (0x14)
  52. #define TMR_PRD12 (0x18)
  53. #define TMR_PRD34 (0x1C)
  54. #define TMR_TCR (0x20)
  55. #define TMR_TGCR (0x24)
  56. #define TMR_WDTCR (0x28)
  57. #define TMR_REL12 (0x34)
  58. #define TMR_REL34 (0x38)
  59. #define TMR_CAP12 (0x3C)
  60. #define TMR_CAP34 (0x40)
  61. #define TMR_INTCTLSTAT (0x44)
  62. #define TMR_CMP(n) (0x60 + (n * 4))
  63. /**************************************************************************\
  64. * Field Definition Macros
  65. \**************************************************************************/
  66. /* REVID */
  67. #define TMR_REVID_REV (0xFFFFFFFFu)
  68. #define TMR_REVID_REV_SHIFT (0x00000000u)
  69. /* EMUMGT */
  70. #define TMR_EMUMGT_SOFT (0x00000002u)
  71. #define TMR_EMUMGT_SOFT_SHIFT (0x00000001u)
  72. /*----SOFT Tokens----*/
  73. #define TMR_EMUMGT_SOFT_IMMEDIATE (0x00000000u)
  74. #define TMR_EMUMGT_SOFT_INCREMENT (0x00000001u)
  75. #define TMR_EMUMGT_FREE (0x00000001u)
  76. #define TMR_EMUMGT_FREE_SHIFT (0x00000000u)
  77. /* GPINTGPEN */
  78. #define TMR_GPINTGPEN_GPENO34 (0x02000000u)
  79. #define TMR_GPINTGPEN_GPENO34_SHIFT (0x00000019u)
  80. #define TMR_GPINTGPEN_GPENI34 (0x01000000u)
  81. #define TMR_GPINTGPEN_GPENI34_SHIFT (0x00000018u)
  82. #define TMR_GPINTGPEN_GPENO12 (0x00020000u)
  83. #define TMR_GPINTGPEN_GPENO12_SHIFT (0x00000011u)
  84. #define TMR_GPINTGPEN_GPENI12 (0x00010000u)
  85. #define TMR_GPINTGPEN_GPENI12_SHIFT (0x00000010u)
  86. #define TMR_GPINTGPEN_GPINT34INVO (0x00002000u)
  87. #define TMR_GPINTGPEN_GPINT34INVO_SHIFT (0x0000000Du)
  88. #define TMR_GPINTGPEN_GPINT34INVI (0x00001000u)
  89. #define TMR_GPINTGPEN_GPINT34INVI_SHIFT (0x0000000Cu)
  90. #define TMR_GPINTGPEN_GPINT34ENO (0x00000200u)
  91. #define TMR_GPINTGPEN_GPINT34ENO_SHIFT (0x00000009u)
  92. #define TMR_GPINTGPEN_GPINT34ENI (0x00000100u)
  93. #define TMR_GPINTGPEN_GPINT34ENI_SHIFT (0x00000008u)
  94. #define TMR_GPINTGPEN_GPINT12INVO (0x00000020u)
  95. #define TMR_GPINTGPEN_GPINT12INVO_SHIFT (0x00000005u)
  96. #define TMR_GPINTGPEN_GPINT12INVI (0x00000010u)
  97. #define TMR_GPINTGPEN_GPINT12INVI_SHIFT (0x00000004u)
  98. #define TMR_GPINTGPEN_GPINT12ENO (0x00000002u)
  99. #define TMR_GPINTGPEN_GPINT12ENO_SHIFT (0x00000001u)
  100. #define TMR_GPINTGPEN_GPINT12ENI (0x00000001u)
  101. #define TMR_GPINTGPEN_GPINT12ENI_SHIFT (0x00000000u)
  102. /* GPDATGPDIR */
  103. #define TMR_GPDATGPDIR_GPDIRO34 (0x02000000u)
  104. #define TMR_GPDATGPDIR_GPDIRO34_SHIFT (0x00000019u)
  105. #define TMR_GPDATGPDIR_GPDIRI34 (0x01000000u)
  106. #define TMR_GPDATGPDIR_GPDIRI34_SHIFT (0x00000018u)
  107. #define TMR_GPDATGPDIR_GPDIRO12 (0x00020000u)
  108. #define TMR_GPDATGPDIR_GPDIRO12_SHIFT (0x00000011u)
  109. #define TMR_GPDATGPDIR_GPDIRI12 (0x00010000u)
  110. #define TMR_GPDATGPDIR_GPDIRI12_SHIFT (0x00000010u)
  111. #define TMR_GPDATGPDIR_GPDATO34 (0x00000200u)
  112. #define TMR_GPDATGPDIR_GPDATO34_SHIFT (0x00000009u)
  113. #define TMR_GPDATGPDIR_GPDATI34 (0x00000100u)
  114. #define TMR_GPDATGPDIR_GPDATI34_SHIFT (0x00000008u)
  115. #define TMR_GPDATGPDIR_GPDATO12 (0x00000002u)
  116. #define TMR_GPDATGPDIR_GPDATO12_SHIFT (0x00000001u)
  117. #define TMR_GPDATGPDIR_GPDATI12 (0x00000001u)
  118. #define TMR_GPDATGPDIR_GPDATI12_SHIFT (0x00000000u)
  119. /* TIM12 */
  120. #define TMR_TIM12_TIM12 (0xFFFFFFFFu)
  121. #define TMR_TIM12_TIM12_SHIFT (0x00000000u)
  122. /* TIM34 */
  123. #define TMR_TIM34_TIM34 (0xFFFFFFFFu)
  124. #define TMR_TIM34_TIM34_SHIFT (0x00000000u)
  125. /* PRD12 */
  126. #define TMR_PRD12_PRD12 (0xFFFFFFFFu)
  127. #define TMR_PRD12_PRD12_SHIFT (0x00000000u)
  128. /* PRD34 */
  129. #define TMR_PRD34_PRD34 (0xFFFFFFFFu)
  130. #define TMR_PRD34_PRD34_SHIFT (0x00000000u)
  131. /* TCR */
  132. #define TMR_TCR_CAPEVTMODE34 (0x30000000u)
  133. #define TMR_TCR_CAPEVTMODE34_SHIFT (0x0000001Cu)
  134. /*----CAPEVTMODE34 Tokens----*/
  135. #define TMR_TCR_CAPEVTMODE34_RISE (0x00000000u)
  136. #define TMR_TCR_CAPEVTMODE34_FALL (0x00000001u)
  137. #define TMR_TCR_CAPEVTMODE34_BOTH (0x00000002u)
  138. #define TMR_TCR_CAPMODE34 (0x08000000u)
  139. #define TMR_TCR_CAPMODE34_SHIFT (0x0000001Bu)
  140. #define TMR_TCR_READRSTMODE34 (0x04000000u)
  141. #define TMR_TCR_READRSTMODE34_SHIFT (0x0000001Au)
  142. #define TMR_TCR_TIEN34 (0x02000000u)
  143. #define TMR_TCR_TIEN34_SHIFT (0x00000019u)
  144. #define TMR_TCR_CLKSRC34 (0x01000000u)
  145. #define TMR_TCR_CLKSRC34_SHIFT (0x00000018u)
  146. #define TMR_TCR_ENAMODE34 (0x00C00000u)
  147. #define TMR_TCR_ENAMODE34_SHIFT (0x00000016u)
  148. /*----ENAMODE34 Tokens----*/
  149. #define TMR_TCR_ENAMODE34_EN_ONCE (0x00000001u)
  150. #define TMR_TCR_ENAMODE34_EN_CONT (0x00000002u)
  151. #define TMR_TCR_ENAMODE34_EN_CONTRELOAD (0x00000003u)
  152. #define TMR_TCR_PWID34 (0x00300000u)
  153. #define TMR_TCR_PWID34_SHIFT (0x00000014u)
  154. /*----PWID34 Tokens----*/
  155. #define TMR_TCR_PWID34_ONE_CLK (0x00000000u)
  156. #define TMR_TCR_PWID34_TWO_CLK (0x00000001u)
  157. #define TMR_TCR_PWID34_THREE_CLK (0x00000002u)
  158. #define TMR_TCR_PWID34_FOUR_CLK (0x00000003u)
  159. #define TMR_TCR_CP34 (0x00080000u)
  160. #define TMR_TCR_CP34_SHIFT (0x00000013u)
  161. #define TMR_TCR_INVINP34 (0x00040000u)
  162. #define TMR_TCR_INVINP34_SHIFT (0x00000012u)
  163. #define TMR_TCR_INVOUTP34 (0x00020000u)
  164. #define TMR_TCR_INVOUTP34_SHIFT (0x00000011u)
  165. #define TMR_TCR_TSTAT34 (0x00010000u)
  166. #define TMR_TCR_TSTAT34_SHIFT (0x00000010u)
  167. #define TMR_TCR_CAPEVTMODE12 (0x00003000u)
  168. #define TMR_TCR_CAPEVTMODE12_SHIFT (0x0000000Cu)
  169. /*----CAPEVTMODE12 Tokens----*/
  170. #define TMR_TCR_CAPEVTMODE12_RISE (0x00000000u)
  171. #define TMR_TCR_CAPEVTMODE12_FALL (0x00000001u)
  172. #define TMR_TCR_CAPEVTMODE12_BOTH (0x00000002u)
  173. #define TMR_TCR_CAPMODE12 (0x00000800u)
  174. #define TMR_TCR_CAPMODE12_SHIFT (0x0000000Bu)
  175. #define TMR_TCR_READRSTMODE12 (0x00000400u)
  176. #define TMR_TCR_READRSTMODE12_SHIFT (0x0000000Au)
  177. #define TMR_TCR_TIEN12 (0x00000200u)
  178. #define TMR_TCR_TIEN12_SHIFT (0x00000009u)
  179. #define TMR_TCR_CLKSRC12 (0x00000100u)
  180. #define TMR_TCR_CLKSRC12_SHIFT (0x00000008u)
  181. #define TMR_TCR_ENAMODE12 (0x000000C0u)
  182. #define TMR_TCR_ENAMODE12_SHIFT (0x00000006u)
  183. /*----ENAMODE12 Tokens----*/
  184. #define TMR_TCR_ENAMODE12_EN_ONCE (0x00000001u)
  185. #define TMR_TCR_ENAMODE12_EN_CONT (0x00000002u)
  186. #define TMR_TCR_ENAMODE12_EN_CONTRELOAD (0x00000003u)
  187. #define TMR_TCR_PWID12 (0x00000030u)
  188. #define TMR_TCR_PWID12_SHIFT (0x00000004u)
  189. /*----PWID12 Tokens----*/
  190. #define TMR_TCR_PWID12_ONE_CLK (0x00000000u)
  191. #define TMR_TCR_PWID12_TWO_CLK (0x00000001u)
  192. #define TMR_TCR_PWID12_THREE_CLK (0x00000002u)
  193. #define TMR_TCR_PWID12_FOUR_CLK (0x00000003u)
  194. #define TMR_TCR_CP12 (0x00000008u)
  195. #define TMR_TCR_CP12_SHIFT (0x00000003u)
  196. #define TMR_TCR_INVINP12 (0x00000004u)
  197. #define TMR_TCR_INVINP12_SHIFT (0x00000002u)
  198. #define TMR_TCR_INVOUTP12 (0x00000002u)
  199. #define TMR_TCR_INVOUTP12_SHIFT (0x00000001u)
  200. #define TMR_TCR_TSTAT12 (0x00000001u)
  201. #define TMR_TCR_TSTAT12_SHIFT (0x00000000u)
  202. /* TGCR */
  203. #define TMR_TGCR_TDDR34 (0x0000F000u)
  204. #define TMR_TGCR_TDDR34_SHIFT (0x0000000Cu)
  205. #define TMR_TGCR_PSC34 (0x00000F00u)
  206. #define TMR_TGCR_PSC34_SHIFT (0x00000008u)
  207. #define TMR_TGCR_PLUSEN (0x00000010u)
  208. #define TMR_TGCR_PLUSEN_SHIFT (0x00000004u)
  209. #define TMR_TGCR_TIMMODE (0x0000000Cu)
  210. #define TMR_TGCR_TIMMODE_SHIFT (0x00000002u)
  211. /*----TIMMODE Tokens----*/
  212. #define TMR_TGCR_TIMMODE_64BIT_GPT (0x00000000u)
  213. #define TMR_TGCR_TIMMODE_32BIT_UNCHAIN (0x00000001u)
  214. #define TMR_TGCR_TIMMODE_64BIT_WDT (0x00000002u)
  215. #define TMR_TGCR_TIMMODE_32_CHAIN (0x00000003u)
  216. #define TMR_TGCR_TIM34RS (0x00000002u)
  217. #define TMR_TGCR_TIM34RS_SHIFT (0x00000001u)
  218. #define TMR_TGCR_TIM12RS (0x00000001u)
  219. #define TMR_TGCR_TIM12RS_SHIFT (0x00000000u)
  220. /* WDTCR */
  221. #define TMR_WDTCR_WDKEY (0xFFFF0000u)
  222. #define TMR_WDTCR_WDKEY_SHIFT (0x00000010u)
  223. /*----WDKEY Tokens----*/
  224. #define TMR_WDTCR_WDKEY_CMD1 (0x0000A5C6u)
  225. #define TMR_WDTCR_WDKEY_CMD2 (0x0000DA7Eu)
  226. #define TMR_WDTCR_WDFLAG (0x00008000u)
  227. #define TMR_WDTCR_WDFLAG_SHIFT (0x0000000Fu)
  228. #define TMR_WDTCR_WDEN (0x00004000u)
  229. #define TMR_WDTCR_WDEN_SHIFT (0x0000000Eu)
  230. /* REL12 */
  231. #define TMR_REL12_REL12 (0xFFFFFFFFu)
  232. #define TMR_REL12_REL12_SHIFT (0x00000000u)
  233. /* REL34 */
  234. #define TMR_REL34_REL34 (0xFFFFFFFFu)
  235. #define TMR_REL34_REL34_SHIFT (0x00000000u)
  236. /* CAP12 */
  237. #define TMR_CAP12_CAP12 (0xFFFFFFFFu)
  238. #define TMR_CAP12_CAP12_SHIFT (0x00000000u)
  239. /* CAP34 */
  240. #define TMR_CAP34_CAP34 (0xFFFFFFFFu)
  241. #define TMR_CAP34_CAP34_SHIFT (0x00000000u)
  242. /* INTCTLSTAT */
  243. #define TMR_INTCTLSTAT_EVTINTSTAT34 (0x00080000u)
  244. #define TMR_INTCTLSTAT_EVTINTSTAT34_SHIFT (0x00000013u)
  245. #define TMR_INTCTLSTAT_EVTINTEN34 (0x00040000u)
  246. #define TMR_INTCTLSTAT_EVTINTEN34_SHIFT (0x00000012u)
  247. #define TMR_INTCTLSTAT_PRDINTSTAT34 (0x00020000u)
  248. #define TMR_INTCTLSTAT_PRDINTSTAT34_SHIFT (0x00000011u)
  249. #define TMR_INTCTLSTAT_PRDINTEN34 (0x00010000u)
  250. #define TMR_INTCTLSTAT_PRDINTEN34_SHIFT (0x00000010u)
  251. #define TMR_INTCTLSTAT_EVTINTSTAT12 (0x00000008u)
  252. #define TMR_INTCTLSTAT_EVTINTSTAT12_SHIFT (0x00000003u)
  253. #define TMR_INTCTLSTAT_EVTINTEN12 (0x00000004u)
  254. #define TMR_INTCTLSTAT_EVTINTEN12_SHIFT (0x00000002u)
  255. #define TMR_INTCTLSTAT_PRDINTSTAT12 (0x00000002u)
  256. #define TMR_INTCTLSTAT_PRDINTSTAT12_SHIFT (0x00000001u)
  257. #define TMR_INTCTLSTAT_PRDINTEN12 (0x00000001u)
  258. #define TMR_INTCTLSTAT_PRDINTEN12_SHIFT (0x00000000u)
  259. /* CMP */
  260. #define TMR_CMP0_CMP (0xFFFFFFFFu)
  261. #define TMR_CMP0_CMP_SHIFT (0x00000000u)
  262. #ifdef __cplusplus
  263. }
  264. #endif
  265. #endif