| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407 |
- /**
- * @Component: CM
- *
- * @Filename: ../../CredDataBase/prcmCRED/cm_per_cred.h
- *
- ============================================================================ */
- /*
- * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
- */
- /*
- * Redistribution and use in source and binary forms, with or without
- * modification, are permitted provided that the following conditions
- * are met:
- *
- * Redistributions of source code must retain the above copyright
- * notice, this list of conditions and the following disclaimer.
- *
- * Redistributions in binary form must reproduce the above copyright
- * notice, this list of conditions and the following disclaimer in the
- * documentation and/or other materials provided with the
- * distribution.
- *
- * Neither the name of Texas Instruments Incorporated nor the names of
- * its contributors may be used to endorse or promote products derived
- * from this software without specific prior written permission.
- *
- * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
- * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
- * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
- * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
- * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
- * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
- * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
- * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
- * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
- * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
- * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- *
- */
- #ifndef _HW_CM_PER_H_
- #define _HW_CM_PER_H_
- /***********************************************************************\
- * Register arrays Definition
- \***********************************************************************/
- /***********************************************************************\
- * Bundle arrays Definition
- \***********************************************************************/
- /***********************************************************************\
- * Bundles Definition
- \***********************************************************************/
- /*************************************************************************\
- * Registers Definition
- \*************************************************************************/
- #define CM_PER_L4LS_CLKSTCTRL (0x0)
- #define CM_PER_L3S_CLKSTCTRL (0x4)
- #define CM_PER_L4FW_CLKSTCTRL (0x8)
- #define CM_PER_L3_CLKSTCTRL (0xc)
- #define CM_PER_CPGMAC0_CLKCTRL (0x14)
- #define CM_PER_LCDC_CLKCTRL (0x18)
- #define CM_PER_USB0_CLKCTRL (0x1c)
- #define CM_PER_MLB_CLKCTRL (0x20)
- #define CM_PER_TPTC0_CLKCTRL (0x24)
- #define CM_PER_EMIF_CLKCTRL (0x28)
- #define CM_PER_OCMCRAM_CLKCTRL (0x2c)
- #define CM_PER_GPMC_CLKCTRL (0x30)
- #define CM_PER_MCASP0_CLKCTRL (0x34)
- #define CM_PER_UART5_CLKCTRL (0x38)
- #define CM_PER_MMC0_CLKCTRL (0x3c)
- #define CM_PER_ELM_CLKCTRL (0x40)
- #define CM_PER_I2C2_CLKCTRL (0x44)
- #define CM_PER_I2C1_CLKCTRL (0x48)
- #define CM_PER_SPI0_CLKCTRL (0x4c)
- #define CM_PER_SPI1_CLKCTRL (0x50)
- #define CM_PER_L4LS_CLKCTRL (0x60)
- #define CM_PER_L4FW_CLKCTRL (0x64)
- #define CM_PER_MCASP1_CLKCTRL (0x68)
- #define CM_PER_UART1_CLKCTRL (0x6c)
- #define CM_PER_UART2_CLKCTRL (0x70)
- #define CM_PER_UART3_CLKCTRL (0x74)
- #define CM_PER_UART4_CLKCTRL (0x78)
- #define CM_PER_TIMER7_CLKCTRL (0x7c)
- #define CM_PER_TIMER2_CLKCTRL (0x80)
- #define CM_PER_TIMER3_CLKCTRL (0x84)
- #define CM_PER_TIMER4_CLKCTRL (0x88)
- #define CM_PER_RNG_CLKCTRL (0x90)
- #define CM_PER_AES0_CLKCTRL (0x94)
- #define CM_PER_SHA0_CLKCTRL (0xa0)
- #define CM_PER_PKA_CLKCTRL (0xa4)
- #define CM_PER_GPIO6_CLKCTRL (0xa8)
- #define CM_PER_GPIO1_CLKCTRL (0xac)
- #define CM_PER_GPIO2_CLKCTRL (0xb0)
- #define CM_PER_GPIO3_CLKCTRL (0xb4)
- #define CM_PER_TPCC_CLKCTRL (0xbc)
- #define CM_PER_DCAN0_CLKCTRL (0xc0)
- #define CM_PER_DCAN1_CLKCTRL (0xc4)
- #define CM_PER_EPWMSS1_CLKCTRL (0xcc)
- #define CM_PER_EMIF_FW_CLKCTRL (0xd0)
- #define CM_PER_EPWMSS0_CLKCTRL (0xd4)
- #define CM_PER_EPWMSS2_CLKCTRL (0xd8)
- #define CM_PER_L3_INSTR_CLKCTRL (0xdc)
- #define CM_PER_L3_CLKCTRL (0xe0)
- #define CM_PER_IEEE5000_CLKCTRL (0xe4)
- #define CM_PER_ICSS_CLKCTRL (0xe8)
- #define CM_PER_TIMER5_CLKCTRL (0xec)
- #define CM_PER_TIMER6_CLKCTRL (0xf0)
- #define CM_PER_MMC1_CLKCTRL (0xf4)
- #define CM_PER_MMC2_CLKCTRL (0xf8)
- #define CM_PER_TPTC1_CLKCTRL (0xfc)
- #define CM_PER_TPTC2_CLKCTRL (0x100)
- #define CM_PER_SPINLOCK_CLKCTRL (0x10c)
- #define CM_PER_MAILBOX0_CLKCTRL (0x110)
- #define CM_PER_L4HS_CLKSTCTRL (0x11c)
- #define CM_PER_L4HS_CLKCTRL (0x120)
- #define CM_PER_MSTR_EXPS_CLKCTRL (0x124)
- #define CM_PER_SLV_EXPS_CLKCTRL (0x128)
- #define CM_PER_OCPWP_L3_CLKSTCTRL (0x12c)
- #define CM_PER_OCPWP_CLKCTRL (0x130)
- #define CM_PER_ICSS_CLKSTCTRL (0x140)
- #define CM_PER_CPSW_CLKSTCTRL (0x144)
- #define CM_PER_LCDC_CLKSTCTRL (0x148)
- #define CM_PER_CLKDIV32K_CLKCTRL (0x14c)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL (0x150)
- /**************************************************************************\
- * Field Definition Macros
- \**************************************************************************/
- /* L4LS_CLKSTCTRL */
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK (0x00000800u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK_SHIFT (0x0000000Bu)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_CAN_CLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK (0x00080000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK_SHIFT (0x00000013u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_1_GDBCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK (0x00100000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK_SHIFT (0x00000014u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_2_GDBCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK (0x00200000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK_SHIFT (0x00000015u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_GPIO_3_GDBCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK (0x01000000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK_SHIFT (0x00000018u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_I2C_FCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK (0x00000100u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK_SHIFT (0x00000008u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_L4LS_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK (0x00020000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK_SHIFT (0x00000011u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_LCDC_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK (0x02000000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK_SHIFT (0x00000019u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_SPI_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK (0x00004000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK_SHIFT (0x0000000Eu)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER2_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK (0x00008000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK_SHIFT (0x0000000Fu)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER3_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK (0x00010000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK_SHIFT (0x00000010u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER4_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK (0x08000000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK_SHIFT (0x0000001Bu)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER5_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK (0x10000000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK_SHIFT (0x0000001Cu)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER6_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK (0x00002000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK_SHIFT (0x0000000Du)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_TIMER7_GCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK (0x00000400u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK_SHIFT (0x0000000Au)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK_ACT (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKACTIVITY_UART_GFCLK_INACT (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_L4LS_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* L3S_CLKSTCTRL */
- #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK (0x00000008u)
- #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK_SHIFT (0x00000003u)
- #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK_ACT (0x1u)
- #define CM_PER_L3S_CLKSTCTRL_CLKACTIVITY_L3S_GCLK_INACT (0x0u)
- #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_L3S_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* L4FW_CLKSTCTRL */
- #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK (0x00000100u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK_SHIFT (0x00000008u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK_ACT (0x1u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKACTIVITY_L4FW_GCLK_INACT (0x0u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_L4FW_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* L3_CLKSTCTRL */
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK (0x00000040u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK_SHIFT (0x00000006u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK_ACT (0x1u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_CPTS_RFT_GCLK_INACT (0x0u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK (0x00000004u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK_SHIFT (0x00000002u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK_ACT (0x1u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_EMIF_GCLK_INACT (0x0u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK (0x00000010u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK_SHIFT (0x00000004u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK_ACT (0x1u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_L3_GCLK_INACT (0x0u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK (0x00000080u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK_SHIFT (0x00000007u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK_ACT (0x1u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MCASP_GCLK_INACT (0x0u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK (0x00000008u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK_SHIFT (0x00000003u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK_ACT (0x1u)
- #define CM_PER_L3_CLKSTCTRL_CLKACTIVITY_MMC_FCLK_INACT (0x0u)
- #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_L3_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* CPGMAC0_CLKCTRL */
- #define CM_PER_CPGMAC0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_CPGMAC0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_CPGMAC0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_CPGMAC0_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_CPGMAC0_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_CPGMAC0_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_CPGMAC0_CLKCTRL_STBYST_STANDBY (0x1u)
- /* LCDC_CLKCTRL */
- #define CM_PER_LCDC_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_LCDC_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_LCDC_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_LCDC_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_LCDC_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_LCDC_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_LCDC_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_LCDC_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_LCDC_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_LCDC_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_LCDC_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_LCDC_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_LCDC_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_LCDC_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_LCDC_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_LCDC_CLKCTRL_STBYST_STANDBY (0x1u)
- /* USB0_CLKCTRL */
- #define CM_PER_USB0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_USB0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_USB0_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_USB0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_USB0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_USB0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_USB0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_USB0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_USB0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_USB0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_USB0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_USB0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_USB0_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_USB0_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_USB0_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_USB0_CLKCTRL_STBYST_STANDBY (0x1u)
- /* MLB_CLKCTRL */
- #define CM_PER_MLB_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MLB_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MLB_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_MLB_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MLB_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MLB_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MLB_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MLB_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MLB_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_MLB_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MLB_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MLB_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_MLB_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_MLB_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_MLB_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_MLB_CLKCTRL_STBYST_STANDBY (0x1u)
- /* TPTC0_CLKCTRL */
- #define CM_PER_TPTC0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TPTC0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TPTC0_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_TPTC0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TPTC0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TPTC0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TPTC0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TPTC0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_TPTC0_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_TPTC0_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_TPTC0_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_TPTC0_CLKCTRL_STBYST_STANDBY (0x1u)
- /* EMIF_CLKCTRL */
- #define CM_PER_EMIF_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_EMIF_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_EMIF_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_EMIF_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_EMIF_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_EMIF_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_EMIF_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_EMIF_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_EMIF_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_EMIF_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_EMIF_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_EMIF_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* OCMCRAM_CLKCTRL */
- #define CM_PER_OCMCRAM_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_OCMCRAM_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_OCMCRAM_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* GPMC_CLKCTRL */
- #define CM_PER_GPMC_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_GPMC_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_GPMC_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_GPMC_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_GPMC_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_GPMC_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_GPMC_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_GPMC_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_GPMC_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_GPMC_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_GPMC_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_GPMC_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* MCASP0_CLKCTRL */
- #define CM_PER_MCASP0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MCASP0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MCASP0_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_MCASP0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MCASP0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MCASP0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MCASP0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MCASP0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* UART5_CLKCTRL */
- #define CM_PER_UART5_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_UART5_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_UART5_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_UART5_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_UART5_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_UART5_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_UART5_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_UART5_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_UART5_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_UART5_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_UART5_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_UART5_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* MMC0_CLKCTRL */
- #define CM_PER_MMC0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MMC0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MMC0_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_MMC0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MMC0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MMC0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MMC0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MMC0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MMC0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_MMC0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MMC0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MMC0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* ELM_CLKCTRL */
- #define CM_PER_ELM_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_ELM_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_ELM_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_ELM_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_ELM_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_ELM_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_ELM_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_ELM_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_ELM_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_ELM_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_ELM_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_ELM_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* I2C2_CLKCTRL */
- #define CM_PER_I2C2_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_I2C2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_I2C2_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_I2C2_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_I2C2_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_I2C2_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_I2C2_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_I2C2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_I2C2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_I2C2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_I2C2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_I2C2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* I2C1_CLKCTRL */
- #define CM_PER_I2C1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_I2C1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_I2C1_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_I2C1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_I2C1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_I2C1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_I2C1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_I2C1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_I2C1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_I2C1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_I2C1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_I2C1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* SPI0_CLKCTRL */
- #define CM_PER_SPI0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_SPI0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_SPI0_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_SPI0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_SPI0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_SPI0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_SPI0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_SPI0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_SPI0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_SPI0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_SPI0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_SPI0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* SPI1_CLKCTRL */
- #define CM_PER_SPI1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_SPI1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_SPI1_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_SPI1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_SPI1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_SPI1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_SPI1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_SPI1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_SPI1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_SPI1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_SPI1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_SPI1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* L4LS_CLKCTRL */
- #define CM_PER_L4LS_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_L4LS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_L4LS_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_L4LS_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_L4LS_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_L4LS_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_L4LS_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_L4LS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_L4LS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_L4LS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_L4LS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_L4LS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* L4FW_CLKCTRL */
- #define CM_PER_L4FW_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_L4FW_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_L4FW_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_L4FW_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_L4FW_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_L4FW_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_L4FW_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_L4FW_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_L4FW_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_L4FW_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_L4FW_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_L4FW_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* MCASP1_CLKCTRL */
- #define CM_PER_MCASP1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MCASP1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MCASP1_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_MCASP1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MCASP1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MCASP1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MCASP1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MCASP1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* UART1_CLKCTRL */
- #define CM_PER_UART1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_UART1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_UART1_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_UART1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_UART1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_UART1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_UART1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_UART1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_UART1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_UART1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_UART1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_UART1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* UART2_CLKCTRL */
- #define CM_PER_UART2_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_UART2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_UART2_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_UART2_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_UART2_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_UART2_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_UART2_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_UART2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_UART2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_UART2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_UART2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_UART2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* UART3_CLKCTRL */
- #define CM_PER_UART3_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_UART3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_UART3_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_UART3_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_UART3_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_UART3_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_UART3_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_UART3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_UART3_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_UART3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_UART3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_UART3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* UART4_CLKCTRL */
- #define CM_PER_UART4_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_UART4_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_UART4_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_UART4_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_UART4_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_UART4_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_UART4_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_UART4_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_UART4_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_UART4_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_UART4_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_UART4_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* TIMER7_CLKCTRL */
- #define CM_PER_TIMER7_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TIMER7_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TIMER7_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_TIMER7_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TIMER7_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TIMER7_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TIMER7_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TIMER7_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* TIMER2_CLKCTRL */
- #define CM_PER_TIMER2_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TIMER2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TIMER2_CLKCTRL_IDLEST_DISABLDED (0x3u)
- #define CM_PER_TIMER2_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TIMER2_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TIMER2_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TIMER2_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TIMER2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* TIMER3_CLKCTRL */
- #define CM_PER_TIMER3_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TIMER3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TIMER3_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_TIMER3_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TIMER3_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TIMER3_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TIMER3_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TIMER3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* TIMER4_CLKCTRL */
- #define CM_PER_TIMER4_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TIMER4_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TIMER4_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_TIMER4_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TIMER4_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TIMER4_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TIMER4_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TIMER4_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* RNG_CLKCTRL */
- #define CM_PER_RNG_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_RNG_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_RNG_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_RNG_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_RNG_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_RNG_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_RNG_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_RNG_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_RNG_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_RNG_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_RNG_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_RNG_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* AES0_CLKCTRL */
- #define CM_PER_AES0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_AES0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_AES0_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_AES0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_AES0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_AES0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_AES0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_AES0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_AES0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_AES0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_AES0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_AES0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* SHA0_CLKCTRL */
- #define CM_PER_SHA0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_SHA0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_SHA0_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_SHA0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_SHA0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_SHA0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_SHA0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_SHA0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_SHA0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_SHA0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_SHA0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_SHA0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* PKA_CLKCTRL */
- #define CM_PER_PKA_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_PKA_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_PKA_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_PKA_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_PKA_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_PKA_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_PKA_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_PKA_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_PKA_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_PKA_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_PKA_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_PKA_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* GPIO1_CLKCTRL */
- #define CM_PER_GPIO1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_GPIO1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_GPIO1_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_GPIO1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_GPIO1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_GPIO1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_GPIO1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_GPIO1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK (0x00040000u)
- #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK_SHIFT (0x00000012u)
- #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK_FCLK_DIS (0x0u)
- #define CM_PER_GPIO1_CLKCTRL_OPTFCLKEN_GPIO_1_GDBCLK_FCLK_EN (0x1u)
- /* GPIO2_CLKCTRL */
- #define CM_PER_GPIO2_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_GPIO2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_GPIO2_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_GPIO2_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_GPIO2_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_GPIO2_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_GPIO2_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_GPIO2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK (0x00040000u)
- #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK_SHIFT (0x00000012u)
- #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK_FCLK_DIS (0x0u)
- #define CM_PER_GPIO2_CLKCTRL_OPTFCLKEN_GPIO_2_GDBCLK_FCLK_EN (0x1u)
- /* GPIO3_CLKCTRL */
- #define CM_PER_GPIO3_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_GPIO3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_GPIO3_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_GPIO3_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_GPIO3_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_GPIO3_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_GPIO3_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_GPIO3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK (0x00040000u)
- #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK_SHIFT (0x00000012u)
- #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK_FCLK_DIS (0x0u)
- #define CM_PER_GPIO3_CLKCTRL_OPTFCLKEN_GPIO_3_GDBCLK_FCLK_EN (0x1u)
- /* TPCC_CLKCTRL */
- #define CM_PER_TPCC_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TPCC_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TPCC_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_TPCC_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TPCC_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TPCC_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TPCC_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TPCC_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TPCC_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TPCC_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TPCC_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TPCC_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* DCAN0_CLKCTRL */
- #define CM_PER_DCAN0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_DCAN0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_DCAN0_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_DCAN0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_DCAN0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_DCAN0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_DCAN0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_DCAN0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* DCAN1_CLKCTRL */
- #define CM_PER_DCAN1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_DCAN1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_DCAN1_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_DCAN1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_DCAN1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_DCAN1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_DCAN1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_DCAN1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* EPWMSS1_CLKCTRL */
- #define CM_PER_EPWMSS1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_EPWMSS1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_EPWMSS1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* EMIF_FW_CLKCTRL */
- #define CM_PER_EMIF_FW_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_EMIF_FW_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_EMIF_FW_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* EPWMSS0_CLKCTRL */
- #define CM_PER_EPWMSS0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_EPWMSS0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_EPWMSS0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* EPWMSS2_CLKCTRL */
- #define CM_PER_EPWMSS2_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_EPWMSS2_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_EPWMSS2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* L3_INSTR_CLKCTRL */
- #define CM_PER_L3_INSTR_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_L3_INSTR_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_L3_INSTR_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* L3_CLKCTRL */
- #define CM_PER_L3_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_L3_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_L3_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_L3_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_L3_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_L3_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_L3_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_L3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_L3_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_L3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_L3_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_L3_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* IEEE5000_CLKCTRL */
- #define CM_PER_IEEE5000_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_IEEE5000_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_IEEE5000_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_IEEE5000_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_IEEE5000_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_IEEE5000_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_IEEE5000_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_IEEE5000_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_IEEE5000_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_IEEE5000_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_IEEE5000_CLKCTRL_STBYST_STANDBY (0x1u)
- /* ICSS_CLKCTRL */
- #define CM_PER_ICSS_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_ICSS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_ICSS_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_ICSS_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_ICSS_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_ICSS_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_ICSS_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_ICSS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_ICSS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_ICSS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_ICSS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_ICSS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_ICSS_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_ICSS_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_ICSS_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_ICSS_CLKCTRL_STBYST_STANDBY (0x1u)
- /* TIMER5_CLKCTRL */
- #define CM_PER_TIMER5_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TIMER5_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TIMER5_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_TIMER5_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TIMER5_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TIMER5_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TIMER5_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TIMER5_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* TIMER6_CLKCTRL */
- #define CM_PER_TIMER6_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TIMER6_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TIMER6_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_TIMER6_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TIMER6_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TIMER6_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TIMER6_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TIMER6_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* MMC1_CLKCTRL */
- #define CM_PER_MMC1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MMC1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MMC1_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_MMC1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MMC1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MMC1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MMC1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MMC1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MMC1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_MMC1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MMC1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MMC1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* MMC2_CLKCTRL */
- #define CM_PER_MMC2_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MMC2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MMC2_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_MMC2_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MMC2_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MMC2_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MMC2_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MMC2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MMC2_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_MMC2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MMC2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MMC2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* TPTC1_CLKCTRL */
- #define CM_PER_TPTC1_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TPTC1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TPTC1_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_TPTC1_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TPTC1_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TPTC1_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TPTC1_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TPTC1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_TPTC1_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_TPTC1_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_TPTC1_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_TPTC1_CLKCTRL_STBYST_STANDBY (0x1u)
- /* TPTC2_CLKCTRL */
- #define CM_PER_TPTC2_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_TPTC2_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_TPTC2_CLKCTRL_IDLEST_DISABLED (0x3u)
- #define CM_PER_TPTC2_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_TPTC2_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_TPTC2_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_TPTC2_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_DISABLE (0x0u)
- #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_TPTC2_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_TPTC2_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_TPTC2_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_TPTC2_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_TPTC2_CLKCTRL_STBYST_STANDBY (0x1u)
- /* SPINLOCK_CLKCTRL */
- #define CM_PER_SPINLOCK_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_SPINLOCK_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_SPINLOCK_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* MAILBOX0_CLKCTRL */
- #define CM_PER_MAILBOX0_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MAILBOX0_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MAILBOX0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* L4HS_CLKSTCTRL */
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK (0x00000010u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK_SHIFT (0x00000004u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK_ACT (0x1u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_250MHZ_GCLK_INACT (0x0u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK (0x00000020u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK_SHIFT (0x00000005u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK_ACT (0x1u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_50MHZ_GCLK_INACT (0x0u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK (0x00000040u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK_SHIFT (0x00000006u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK_ACT (0x1u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_CPSW_5MHZ_GCLK_INACT (0x0u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK (0x00000008u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK_SHIFT (0x00000003u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK_ACT (0x1u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKACTIVITY_L4HS_GCLK_INACT (0x0u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_L4HS_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* L4HS_CLKCTRL */
- #define CM_PER_L4HS_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_L4HS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_L4HS_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_L4HS_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_L4HS_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_L4HS_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_L4HS_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_L4HS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_L4HS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_L4HS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_L4HS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_L4HS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* MSTR_EXPS_CLKCTRL */
- #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_MSTR_EXPS_CLKCTRL_STBYST_STANDBY (0x1u)
- /* SLV_EXPS_CLKCTRL */
- #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_SLV_EXPS_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_SLV_EXPS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* OCPWP_L3_CLKSTCTRL */
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK (0x00000010u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK_SHIFT (0x00000004u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK_ACT (0x1u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L3_GCLK_INACT (0x0u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK (0x00000020u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK_SHIFT (0x00000005u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK_ACT (0x1u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKACTIVITY_OCPWP_L4_GCLK_INACT (0x0u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_OCPWP_L3_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* OCPWP_CLKCTRL */
- #define CM_PER_OCPWP_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_OCPWP_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_OCPWP_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_OCPWP_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_OCPWP_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_OCPWP_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_OCPWP_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_OCPWP_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- #define CM_PER_OCPWP_CLKCTRL_STBYST (0x00040000u)
- #define CM_PER_OCPWP_CLKCTRL_STBYST_SHIFT (0x00000012u)
- #define CM_PER_OCPWP_CLKCTRL_STBYST_FUNC (0x0u)
- #define CM_PER_OCPWP_CLKCTRL_STBYST_STANDBY (0x1u)
- /* ICSS_CLKSTCTRL */
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK (0x00000020u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK_SHIFT (0x00000005u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK_ACT (0x1u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_IEP_GCLK_INACT (0x0u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK (0x00000010u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK_SHIFT (0x00000004u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK_ACT (0x1u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_OCP_GCLK_INACT (0x0u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK (0x00000040u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK_SHIFT (0x00000006u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK_ACT (0x1u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKACTIVITY_ICSS_UART_GCLK_INACT (0x0u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_ICSS_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* CPSW_CLKSTCTRL */
- #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK (0x00000010u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK_SHIFT (0x00000004u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK_ACT (0x1u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKACTIVITY_CPSW_125MHZ_GCLK_INACT (0x0u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_CPSW_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* LCDC_CLKSTCTRL */
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK (0x00000010u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK_SHIFT (0x00000004u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK_ACT (0x1u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L3_OCP_GCLK_INACT (0x0u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK (0x00000020u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK_SHIFT (0x00000005u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK_ACT (0x1u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKACTIVITY_LCDC_L4_OCP_GCLK_INACT (0x0u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_LCDC_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- /* CLKDIV32K_CLKCTRL */
- #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST (0x00030000u)
- #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_SHIFT (0x00000010u)
- #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_DISABLE (0x3u)
- #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_FUNC (0x0u)
- #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_IDLE (0x2u)
- #define CM_PER_CLKDIV32K_CLKCTRL_IDLEST_TRANS (0x1u)
- #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE (0x00000003u)
- #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
- #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_DISABLED (0x0u)
- #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_ENABLE (0x2u)
- #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_RESERVED (0x3u)
- #define CM_PER_CLKDIV32K_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
- /* CLK_24MHZ_CLKSTCTRL */
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK (0x00000010u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK_SHIFT (0x00000004u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK_ACT (0x1u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKACTIVITY_CLK_24MHZ_GCLK_INACT (0x0u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL (0x00000003u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
- #define CM_PER_CLK_24MHZ_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
- #endif
|