hw_cm_wkup.h 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202
  1. /**
  2. * @Component: CM
  3. *
  4. * @Filename: ../../CredDataBase/prcmCRED/cm_wkup_cred.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _HW_CM_WKUP_H_
  41. #define _HW_CM_WKUP_H_
  42. /***********************************************************************\
  43. * Register arrays Definition
  44. \***********************************************************************/
  45. /***********************************************************************\
  46. * Bundle arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundles Definition
  50. \***********************************************************************/
  51. /*************************************************************************\
  52. * Registers Definition
  53. \*************************************************************************/
  54. #define CM_WKUP_CLKSTCTRL (0x0)
  55. #define CM_WKUP_CONTROL_CLKCTRL (0x4)
  56. #define CM_WKUP_GPIO0_CLKCTRL (0x8)
  57. #define CM_WKUP_L4WKUP_CLKCTRL (0xc)
  58. #define CM_WKUP_TIMER0_CLKCTRL (0x10)
  59. #define CM_WKUP_DEBUGSS_CLKCTRL (0x14)
  60. #define CM_WKUP_CM_L3_AON_CLKSTCTRL (0x18)
  61. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU (0x1c)
  62. #define CM_WKUP_CM_IDLEST_DPLL_MPU (0x20)
  63. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_MPU (0x24)
  64. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_MPU (0x28)
  65. #define CM_WKUP_CM_CLKSEL_DPLL_MPU (0x2c)
  66. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR (0x30)
  67. #define CM_WKUP_CM_IDLEST_DPLL_DDR (0x34)
  68. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_DDR (0x38)
  69. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DDR (0x3c)
  70. #define CM_WKUP_CM_CLKSEL_DPLL_DDR (0x40)
  71. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP (0x44)
  72. #define CM_WKUP_CM_IDLEST_DPLL_DISP (0x48)
  73. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_DISP (0x4c)
  74. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DISP (0x50)
  75. #define CM_WKUP_CM_CLKSEL_DPLL_DISP (0x54)
  76. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE (0x58)
  77. #define CM_WKUP_CM_IDLEST_DPLL_CORE (0x5c)
  78. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_CORE (0x60)
  79. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_CORE (0x64)
  80. #define CM_WKUP_CM_CLKSEL_DPLL_CORE (0x68)
  81. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER (0x6c)
  82. #define CM_WKUP_CM_IDLEST_DPLL_PER (0x70)
  83. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_PER (0x74)
  84. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_PER (0x78)
  85. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER (0x7c)
  86. #define CM_WKUP_CM_DIV_M4_DPLL_CORE (0x80)
  87. #define CM_WKUP_CM_DIV_M5_DPLL_CORE (0x84)
  88. #define CM_WKUP_CM_CLKMODE_DPLL_MPU (0x88)
  89. #define CM_WKUP_CM_CLKMODE_DPLL_PER (0x8c)
  90. #define CM_WKUP_CM_CLKMODE_DPLL_CORE (0x90)
  91. #define CM_WKUP_CM_CLKMODE_DPLL_DDR (0x94)
  92. #define CM_WKUP_CM_CLKMODE_DPLL_DISP (0x98)
  93. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH (0x9c)
  94. #define CM_WKUP_CM_DIV_M2_DPLL_DDR (0xa0)
  95. #define CM_WKUP_CM_DIV_M2_DPLL_DISP (0xa4)
  96. #define CM_WKUP_CM_DIV_M2_DPLL_MPU (0xa8)
  97. #define CM_WKUP_CM_DIV_M2_DPLL_PER (0xac)
  98. #define CM_WKUP_WKUP_M3_CLKCTRL (0xb0)
  99. #define CM_WKUP_UART0_CLKCTRL (0xb4)
  100. #define CM_WKUP_I2C0_CLKCTRL (0xb8)
  101. #define CM_WKUP_ADC_TSC_CLKCTRL (0xbc)
  102. #define CM_WKUP_SMARTREFLEX0_CLKCTRL (0xc0)
  103. #define CM_WKUP_TIMER1_CLKCTRL (0xc4)
  104. #define CM_WKUP_SMARTREFLEX1_CLKCTRL (0xc8)
  105. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL (0xcc)
  106. #define CM_WKUP_WDT0_CLKCTRL (0xd0)
  107. #define CM_WKUP_WDT1_CLKCTRL (0xd4)
  108. #define CM_WKUP_CM_DIV_M6_DPLL_CORE (0xd8)
  109. /**************************************************************************\
  110. * Field Definition Macros
  111. \**************************************************************************/
  112. /* CLKSTCTRL */
  113. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_ADC_FCLK (0x00004000u)
  114. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_ADC_FCLK_SHIFT (0x0000000Eu)
  115. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_ADC_FCLK_ACT (0x1u)
  116. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_ADC_FCLK_INACT (0x0u)
  117. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_GPIO0_GDBCLK (0x00000100u)
  118. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_GPIO0_GDBCLK_SHIFT (0x00000008u)
  119. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_GPIO0_GDBCLK_ACT (0x1u)
  120. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_GPIO0_GDBCLK_INACT (0x0u)
  121. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_I2C0_GFCLK (0x00000800u)
  122. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_I2C0_GFCLK_SHIFT (0x0000000Bu)
  123. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_I2C0_GFCLK_ACT (0x1u)
  124. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_I2C0_GFCLK_INACT (0x0u)
  125. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_L4_WKUP_GCLK (0x00000004u)
  126. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_L4_WKUP_GCLK_SHIFT (0x00000002u)
  127. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_L4_WKUP_GCLK_ACT (0x1u)
  128. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_L4_WKUP_GCLK_INACT (0x0u)
  129. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_SR_SYSCLK (0x00000008u)
  130. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_SR_SYSCLK_SHIFT (0x00000003u)
  131. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_SR_SYSCLK_ACT (0x1u)
  132. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_SR_SYSCLK_INACT (0x0u)
  133. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER0_GCLK (0x00000400u)
  134. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER0_GCLK_SHIFT (0x0000000Au)
  135. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER0_GCLK_ACT (0x1u)
  136. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER0_GCLK_INACT (0x0u)
  137. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER1_GCLK (0x00002000u)
  138. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER1_GCLK_SHIFT (0x0000000Du)
  139. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER1_GCLK_ACT (0x1u)
  140. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_TIMER1_GCLK_INACT (0x0u)
  141. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_UART0_GFCLK (0x00001000u)
  142. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_UART0_GFCLK_SHIFT (0x0000000Cu)
  143. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_UART0_GFCLK_ACT (0x1u)
  144. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_UART0_GFCLK_INACT (0x0u)
  145. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT0_GCLK (0x00000200u)
  146. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT0_GCLK_SHIFT (0x00000009u)
  147. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT0_GCLK_ACT (0x1u)
  148. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT0_GCLK_INACT (0x0u)
  149. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT1_GCLK (0x00000010u)
  150. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT1_GCLK_SHIFT (0x00000004u)
  151. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT1_GCLK_ACT (0x1u)
  152. #define CM_WKUP_CLKSTCTRL_CLKACTIVITY_WDT1_GCLK_INACT (0x0u)
  153. #define CM_WKUP_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  154. #define CM_WKUP_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  155. #define CM_WKUP_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  156. #define CM_WKUP_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  157. #define CM_WKUP_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  158. #define CM_WKUP_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  159. /* CONTROL_CLKCTRL */
  160. #define CM_WKUP_CONTROL_CLKCTRL_IDLEST (0x00030000u)
  161. #define CM_WKUP_CONTROL_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  162. #define CM_WKUP_CONTROL_CLKCTRL_IDLEST_DISABLE (0x3u)
  163. #define CM_WKUP_CONTROL_CLKCTRL_IDLEST_FUNC (0x0u)
  164. #define CM_WKUP_CONTROL_CLKCTRL_IDLEST_IDLE (0x2u)
  165. #define CM_WKUP_CONTROL_CLKCTRL_IDLEST_TRANS (0x1u)
  166. #define CM_WKUP_CONTROL_CLKCTRL_MODULEMODE (0x00000003u)
  167. #define CM_WKUP_CONTROL_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  168. #define CM_WKUP_CONTROL_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  169. #define CM_WKUP_CONTROL_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  170. #define CM_WKUP_CONTROL_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  171. #define CM_WKUP_CONTROL_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  172. /* GPIO0_CLKCTRL */
  173. #define CM_WKUP_GPIO0_CLKCTRL_IDLEST (0x00030000u)
  174. #define CM_WKUP_GPIO0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  175. #define CM_WKUP_GPIO0_CLKCTRL_IDLEST_DISABLED (0x3u)
  176. #define CM_WKUP_GPIO0_CLKCTRL_IDLEST_FUNC (0x0u)
  177. #define CM_WKUP_GPIO0_CLKCTRL_IDLEST_IDLE (0x2u)
  178. #define CM_WKUP_GPIO0_CLKCTRL_IDLEST_TRANS (0x1u)
  179. #define CM_WKUP_GPIO0_CLKCTRL_MODULEMODE (0x00000003u)
  180. #define CM_WKUP_GPIO0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  181. #define CM_WKUP_GPIO0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  182. #define CM_WKUP_GPIO0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  183. #define CM_WKUP_GPIO0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  184. #define CM_WKUP_GPIO0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  185. #define CM_WKUP_GPIO0_CLKCTRL_OPTFCLKEN_GPIO0_GDBCLK (0x00040000u)
  186. #define CM_WKUP_GPIO0_CLKCTRL_OPTFCLKEN_GPIO0_GDBCLK_SHIFT (0x00000012u)
  187. #define CM_WKUP_GPIO0_CLKCTRL_OPTFCLKEN_GPIO0_GDBCLK_FCLK_DIS (0x0u)
  188. #define CM_WKUP_GPIO0_CLKCTRL_OPTFCLKEN_GPIO0_GDBCLK_FCLK_EN (0x1u)
  189. /* L4WKUP_CLKCTRL */
  190. #define CM_WKUP_L4WKUP_CLKCTRL_IDLEST (0x00030000u)
  191. #define CM_WKUP_L4WKUP_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  192. #define CM_WKUP_L4WKUP_CLKCTRL_IDLEST_DISABLE (0x3u)
  193. #define CM_WKUP_L4WKUP_CLKCTRL_IDLEST_FUNC (0x0u)
  194. #define CM_WKUP_L4WKUP_CLKCTRL_IDLEST_IDLE (0x2u)
  195. #define CM_WKUP_L4WKUP_CLKCTRL_IDLEST_TRANS (0x1u)
  196. #define CM_WKUP_L4WKUP_CLKCTRL_MODULEMODE (0x00000003u)
  197. #define CM_WKUP_L4WKUP_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  198. #define CM_WKUP_L4WKUP_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  199. #define CM_WKUP_L4WKUP_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  200. /* TIMER0_CLKCTRL */
  201. #define CM_WKUP_TIMER0_CLKCTRL_IDLEST (0x00030000u)
  202. #define CM_WKUP_TIMER0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  203. #define CM_WKUP_TIMER0_CLKCTRL_IDLEST_DISABLE (0x3u)
  204. #define CM_WKUP_TIMER0_CLKCTRL_IDLEST_FUNC (0x0u)
  205. #define CM_WKUP_TIMER0_CLKCTRL_IDLEST_IDLE (0x2u)
  206. #define CM_WKUP_TIMER0_CLKCTRL_IDLEST_TRANS (0x1u)
  207. #define CM_WKUP_TIMER0_CLKCTRL_MODULEMODE (0x00000003u)
  208. #define CM_WKUP_TIMER0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  209. #define CM_WKUP_TIMER0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  210. #define CM_WKUP_TIMER0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  211. #define CM_WKUP_TIMER0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  212. #define CM_WKUP_TIMER0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  213. /* DEBUGSS_CLKCTRL */
  214. #define CM_WKUP_DEBUGSS_CLKCTRL_IDLEST (0x00030000u)
  215. #define CM_WKUP_DEBUGSS_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  216. #define CM_WKUP_DEBUGSS_CLKCTRL_IDLEST_DISABLE (0x3u)
  217. #define CM_WKUP_DEBUGSS_CLKCTRL_IDLEST_FUNC (0x0u)
  218. #define CM_WKUP_DEBUGSS_CLKCTRL_IDLEST_IDLE (0x2u)
  219. #define CM_WKUP_DEBUGSS_CLKCTRL_IDLEST_TRANS (0x1u)
  220. #define CM_WKUP_DEBUGSS_CLKCTRL_MODULEMODE (0x00000003u)
  221. #define CM_WKUP_DEBUGSS_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  222. #define CM_WKUP_DEBUGSS_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  223. #define CM_WKUP_DEBUGSS_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  224. #define CM_WKUP_DEBUGSS_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  225. #define CM_WKUP_DEBUGSS_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  226. #define CM_WKUP_DEBUGSS_CLKCTRL_OPTCLK_DEBUG_CLKA (0x40000000u)
  227. #define CM_WKUP_DEBUGSS_CLKCTRL_OPTCLK_DEBUG_CLKA_SHIFT (0x0000001Eu)
  228. #define CM_WKUP_DEBUGSS_CLKCTRL_OPTFCLKEN_DBGSYSCLK (0x00080000u)
  229. #define CM_WKUP_DEBUGSS_CLKCTRL_OPTFCLKEN_DBGSYSCLK_SHIFT (0x00000013u)
  230. #define CM_WKUP_DEBUGSS_CLKCTRL_OPTFCLKEN_DBGSYSCLK_FCLK_DIS (0x0u)
  231. #define CM_WKUP_DEBUGSS_CLKCTRL_OPTFCLKEN_DBGSYSCLK_FCLK_EN (0x1u)
  232. #define CM_WKUP_DEBUGSS_CLKCTRL_STBYST (0x00040000u)
  233. #define CM_WKUP_DEBUGSS_CLKCTRL_STBYST_SHIFT (0x00000012u)
  234. #define CM_WKUP_DEBUGSS_CLKCTRL_STBYST_FUNC (0x0u)
  235. #define CM_WKUP_DEBUGSS_CLKCTRL_STBYST_STANDBY (0x1u)
  236. #define CM_WKUP_DEBUGSS_CLKCTRL_STM_PMD_CLKDIVSEL (0x38000000u)
  237. #define CM_WKUP_DEBUGSS_CLKCTRL_STM_PMD_CLKDIVSEL_SHIFT (0x0000001Bu)
  238. #define CM_WKUP_DEBUGSS_CLKCTRL_STM_PMD_CLKSEL (0x00C00000u)
  239. #define CM_WKUP_DEBUGSS_CLKCTRL_STM_PMD_CLKSEL_SHIFT (0x00000016u)
  240. #define CM_WKUP_DEBUGSS_CLKCTRL_TRC_PMD_CLKDIVSEL (0x07000000u)
  241. #define CM_WKUP_DEBUGSS_CLKCTRL_TRC_PMD_CLKDIVSEL_SHIFT (0x00000018u)
  242. #define CM_WKUP_DEBUGSS_CLKCTRL_TRC_PMD_CLKSEL (0x00300000u)
  243. #define CM_WKUP_DEBUGSS_CLKCTRL_TRC_PMD_CLKSEL_SHIFT (0x00000014u)
  244. /* CM_L3_AON_CLKSTCTRL */
  245. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_DBGSYSCLK (0x00000004u)
  246. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_DBGSYSCLK_SHIFT (0x00000002u)
  247. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_DBGSYSCLK_ACT (0x1u)
  248. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_DBGSYSCLK_INACT (0x0u)
  249. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_DEBUG_CLKA (0x00000010u)
  250. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_DEBUG_CLKA_SHIFT (0x00000004u)
  251. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_L3_AON_GCLK (0x00000008u)
  252. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_L3_AON_GCLK_SHIFT (0x00000003u)
  253. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_L3_AON_GCLK_ACT (0x1u)
  254. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKACTIVITY_L3_AON_GCLK_INACT (0x0u)
  255. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  256. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  257. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  258. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  259. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  260. #define CM_WKUP_CM_L3_AON_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  261. /* CM_AUTOIDLE_DPLL_MPU */
  262. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE (0x00000007u)
  263. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_SHIFT (0x00000000u)
  264. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_AUTO_CTL_DISABLE (0x0u)
  265. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_AUTO_LP_BYP (0x5u)
  266. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_AUTO_LP_STOP (0x1u)
  267. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_RESERVED2 (0x2u)
  268. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_RESERVED3 (0x3u)
  269. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_RESERVED4 (0x4u)
  270. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_RESERVED6 (0x6u)
  271. #define CM_WKUP_CM_AUTOIDLE_DPLL_MPU_AUTO_DPLL_MODE_RESERVED7 (0x7u)
  272. /* CM_IDLEST_DPLL_MPU */
  273. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_DPLL_CLK (0x00000001u)
  274. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_DPLL_CLK_SHIFT (0x00000000u)
  275. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_DPLL_CLK_DPLL_LOCKED (0x1u)
  276. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_DPLL_CLK_DPLL_UNLOCKED (0x0u)
  277. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_MN_BYPASS (0x00000100u)
  278. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_MN_BYPASS_SHIFT (0x00000008u)
  279. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_MN_BYPASS_MN_BYPASS (0x1u)
  280. #define CM_WKUP_CM_IDLEST_DPLL_MPU_ST_MN_BYPASS_NO_MNBYPASS (0x0u)
  281. /* CM_SSC_DELTAMSTEP_DPLL_MPU */
  282. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_MPU_DELTAMSTEP (0x000FFFFFu)
  283. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_MPU_DELTAMSTEP_SHIFT (0x00000000u)
  284. /* CM_SSC_MODFREQDIV_DPLL_MPU */
  285. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_MPU_MODFREQDIV_EXPONENT (0x00000700u)
  286. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_MPU_MODFREQDIV_EXPONENT_SHIFT (0x00000008u)
  287. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_MPU_MODFREQDIV_MANTISSA (0x0000007Fu)
  288. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_MPU_MODFREQDIV_MANTISSA_SHIFT (0x00000000u)
  289. /* CM_CLKSEL_DPLL_MPU */
  290. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_BYP_CLKSEL (0x00800000u)
  291. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_BYP_CLKSEL_SHIFT (0x00000017u)
  292. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_BYP_CLKSEL_SEL0 (0x0u)
  293. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_BYP_CLKSEL_SEL1 (0x1u)
  294. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_DIV (0x0000007Fu)
  295. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_DIV_SHIFT (0x00000000u)
  296. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_MULT (0x0007FF00u)
  297. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_MULT_SHIFT (0x00000008u)
  298. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_MULT_0 (0x0u)
  299. #define CM_WKUP_CM_CLKSEL_DPLL_MPU_DPLL_MULT_1 (0x1u)
  300. /* CM_AUTOIDLE_DPLL_DDR */
  301. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE (0x00000007u)
  302. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_SHIFT (0x00000000u)
  303. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_AUTO_CTL_DISABLE (0x0u)
  304. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_AUTO_LP_BYP (0x5u)
  305. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_AUTO_LP_STOP (0x1u)
  306. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_RESERVED2 (0x2u)
  307. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_RESERVED3 (0x3u)
  308. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_RESERVED4 (0x4u)
  309. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_RESERVED6 (0x6u)
  310. #define CM_WKUP_CM_AUTOIDLE_DPLL_DDR_AUTO_DPLL_MODE_RESERVED7 (0x7u)
  311. /* CM_IDLEST_DPLL_DDR */
  312. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_DPLL_CLK (0x00000001u)
  313. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_DPLL_CLK_SHIFT (0x00000000u)
  314. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_DPLL_CLK_DPLL_LOCKED (0x1u)
  315. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_DPLL_CLK_DPLL_UNLOCKED (0x0u)
  316. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_MN_BYPASS (0x00000100u)
  317. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_MN_BYPASS_SHIFT (0x00000008u)
  318. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_MN_BYPASS_MN_BYPASS (0x1u)
  319. #define CM_WKUP_CM_IDLEST_DPLL_DDR_ST_MN_BYPASS_NO_MNBYPASS (0x0u)
  320. /* CM_SSC_DELTAMSTEP_DPLL_DDR */
  321. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_DDR_DELTAMSTEP (0x000FFFFFu)
  322. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_DDR_DELTAMSTEP_SHIFT (0x00000000u)
  323. /* CM_SSC_MODFREQDIV_DPLL_DDR */
  324. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DDR_MODFREQDIV_EXPONENT (0x00000700u)
  325. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DDR_MODFREQDIV_EXPONENT_SHIFT (0x00000008u)
  326. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DDR_MODFREQDIV_MANTISSA (0x0000007Fu)
  327. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DDR_MODFREQDIV_MANTISSA_SHIFT (0x00000000u)
  328. /* CM_CLKSEL_DPLL_DDR */
  329. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_BYP_CLKSEL (0x00800000u)
  330. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_BYP_CLKSEL_SHIFT (0x00000017u)
  331. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_BYP_CLKSEL_SEL0 (0x0u)
  332. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_BYP_CLKSEL_SEL1 (0x1u)
  333. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_DIV (0x0000007Fu)
  334. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_DIV_SHIFT (0x00000000u)
  335. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_MULT (0x0007FF00u)
  336. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_MULT_SHIFT (0x00000008u)
  337. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_MULT_0 (0x0u)
  338. #define CM_WKUP_CM_CLKSEL_DPLL_DDR_DPLL_MULT_1 (0x1u)
  339. /* CM_AUTOIDLE_DPLL_DISP */
  340. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE (0x00000007u)
  341. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_SHIFT (0x00000000u)
  342. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_AUTO_CTL_DISABLE (0x0u)
  343. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_AUTO_LP_BYP (0x5u)
  344. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_AUTO_LP_STOP (0x1u)
  345. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_RESERVED2 (0x2u)
  346. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_RESERVED3 (0x3u)
  347. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_RESERVED4 (0x4u)
  348. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_RESERVED6 (0x6u)
  349. #define CM_WKUP_CM_AUTOIDLE_DPLL_DISP_AUTO_DPLL_MODE_RESERVED7 (0x7u)
  350. /* CM_IDLEST_DPLL_DISP */
  351. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK (0x00000001u)
  352. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK_SHIFT (0x00000000u)
  353. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK_DPLL_LOCKED (0x1u)
  354. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK_DPLL_UNLOCKED (0x0u)
  355. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS (0x00000100u)
  356. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS_SHIFT (0x00000008u)
  357. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS_MN_BYPASS (0x1u)
  358. #define CM_WKUP_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS_NO_MNBYPASS (0x0u)
  359. /* CM_SSC_DELTAMSTEP_DPLL_DISP */
  360. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_DISP_DELTAMSTEP (0x000FFFFFu)
  361. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_DISP_DELTAMSTEP_SHIFT (0x00000000u)
  362. /* CM_SSC_MODFREQDIV_DPLL_DISP */
  363. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DISP_MODFREQDIV_EXPONENT (0x00000700u)
  364. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DISP_MODFREQDIV_EXPONENT_SHIFT (0x00000008u)
  365. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DISP_MODFREQDIV_MANTISSA (0x0000007Fu)
  366. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_DISP_MODFREQDIV_MANTISSA_SHIFT (0x00000000u)
  367. /* CM_CLKSEL_DPLL_DISP */
  368. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_BYP_CLKSEL (0x00800000u)
  369. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_BYP_CLKSEL_SHIFT (0x00000017u)
  370. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_BYP_CLKSEL_SEL0 (0x0u)
  371. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_BYP_CLKSEL_SEL1 (0x1u)
  372. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_DIV (0x0000007Fu)
  373. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_DIV_SHIFT (0x00000000u)
  374. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_MULT (0x0007FF00u)
  375. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_MULT_SHIFT (0x00000008u)
  376. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_MULT_0 (0x0u)
  377. #define CM_WKUP_CM_CLKSEL_DPLL_DISP_DPLL_MULT_1 (0x1u)
  378. /* CM_AUTOIDLE_DPLL_CORE */
  379. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE (0x00000007u)
  380. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_SHIFT (0x00000000u)
  381. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_AUTO_CTL_DISABLE (0x0u)
  382. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_AUTO_LP_BYP (0x5u)
  383. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_AUTO_LP_STOP (0x1u)
  384. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_RESERVED2 (0x2u)
  385. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_RESERVED3 (0x3u)
  386. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_RESERVED4 (0x4u)
  387. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_RESERVED6 (0x6u)
  388. #define CM_WKUP_CM_AUTOIDLE_DPLL_CORE_AUTO_DPLL_MODE_RESERVED7 (0x7u)
  389. /* CM_IDLEST_DPLL_CORE */
  390. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_DPLL_CLK (0x00000001u)
  391. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_DPLL_CLK_SHIFT (0x00000000u)
  392. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_DPLL_CLK_DPLL_LOCKED (0x1u)
  393. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_DPLL_CLK_DPLL_UNLOCKED (0x0u)
  394. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_MN_BYPASS (0x00000100u)
  395. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_MN_BYPASS_SHIFT (0x00000008u)
  396. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_MN_BYPASS_MN_BYPASS (0x1u)
  397. #define CM_WKUP_CM_IDLEST_DPLL_CORE_ST_MN_BYPASS_NO_MNBYPASS (0x0u)
  398. /* CM_SSC_DELTAMSTEP_DPLL_CORE */
  399. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_CORE_DELTAMSTEP (0x000FFFFFu)
  400. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_CORE_DELTAMSTEP_SHIFT (0x00000000u)
  401. /* CM_SSC_MODFREQDIV_DPLL_CORE */
  402. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_CORE_MODFREQDIV_EXPONENT (0x00000700u)
  403. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_CORE_MODFREQDIV_EXPONENT_SHIFT (0x00000008u)
  404. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_CORE_MODFREQDIV_MANTISSA (0x0000007Fu)
  405. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_CORE_MODFREQDIV_MANTISSA_SHIFT (0x00000000u)
  406. /* CM_CLKSEL_DPLL_CORE */
  407. #define CM_WKUP_CM_CLKSEL_DPLL_CORE_DPLL_DIV (0x0000007Fu)
  408. #define CM_WKUP_CM_CLKSEL_DPLL_CORE_DPLL_DIV_SHIFT (0x00000000u)
  409. #define CM_WKUP_CM_CLKSEL_DPLL_CORE_DPLL_MULT (0x0007FF00u)
  410. #define CM_WKUP_CM_CLKSEL_DPLL_CORE_DPLL_MULT_SHIFT (0x00000008u)
  411. #define CM_WKUP_CM_CLKSEL_DPLL_CORE_DPLL_MULT_RESERVED_0 (0x0u)
  412. #define CM_WKUP_CM_CLKSEL_DPLL_CORE_DPLL_MULT_RESERVED_1 (0x1u)
  413. /* CM_AUTOIDLE_DPLL_PER */
  414. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE (0x00000007u)
  415. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_SHIFT (0x00000000u)
  416. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_AUTO_CTL_DISABLE (0x0u)
  417. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_AUTO_LP_BYP (0x5u)
  418. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_AUTO_LP_STOP (0x1u)
  419. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_RESERVED2 (0x2u)
  420. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_RESERVED3 (0x3u)
  421. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_RESERVED4 (0x4u)
  422. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_RESERVED6 (0x6u)
  423. #define CM_WKUP_CM_AUTOIDLE_DPLL_PER_AUTO_DPLL_MODE_RESERVED7 (0x7u)
  424. /* CM_IDLEST_DPLL_PER */
  425. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_DPLL_CLK (0x00000001u)
  426. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_DPLL_CLK_SHIFT (0x00000000u)
  427. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_DPLL_CLK_DPLL_LOCKED (0x1u)
  428. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_DPLL_CLK_DPLL_UNLOCKED (0x0u)
  429. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_MN_BYPASS (0x00000100u)
  430. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_MN_BYPASS_SHIFT (0x00000008u)
  431. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_MN_BYPASS_MN_BYPASS (0x1u)
  432. #define CM_WKUP_CM_IDLEST_DPLL_PER_ST_MN_BYPASS_NO_MNBYPASS (0x0u)
  433. /* CM_SSC_DELTAMSTEP_DPLL_PER */
  434. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_PER_DELTAMSTEP (0x000FFFFFu)
  435. #define CM_WKUP_CM_SSC_DELTAMSTEP_DPLL_PER_DELTAMSTEP_SHIFT (0x00000000u)
  436. /* CM_SSC_MODFREQDIV_DPLL_PER */
  437. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_PER_MODFREQDIV_EXPONENT (0x00000700u)
  438. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_PER_MODFREQDIV_EXPONENT_SHIFT (0x00000008u)
  439. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_PER_MODFREQDIV_MANTISSA (0x0000007Fu)
  440. #define CM_WKUP_CM_SSC_MODFREQDIV_DPLL_PER_MODFREQDIV_MANTISSA_SHIFT (0x00000000u)
  441. /* CM_CLKDCOLDO_DPLL_PER */
  442. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_GATE_CTRL (0x00000100u)
  443. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT (0x00000008u)
  444. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_GATE_CTRL_CLK_AUTOGATE (0x0u)
  445. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_GATE_CTRL_CLK_ENABLE (0x1u)
  446. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_PWDN (0x00001000u)
  447. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_PWDN_SHIFT (0x0000000Cu)
  448. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_PWDN_ALWAYS_ACTIVE (0x0u)
  449. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_DPLL_CLKDCOLDO_PWDN_AUTO_PWDN (0x1u)
  450. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_ST_DPLL_CLKDCOLDO (0x00000200u)
  451. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_ST_DPLL_CLKDCOLDO_SHIFT (0x00000009u)
  452. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_ST_DPLL_CLKDCOLDO_CLK_ENABLED (0x0u)
  453. #define CM_WKUP_CM_CLKDCOLDO_DPLL_PER_ST_DPLL_CLKDCOLDO_CLK_GATED (0x1u)
  454. /* CM_DIV_M4_DPLL_CORE */
  455. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_DIV (0x0000001Fu)
  456. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_DIV_SHIFT (0x00000000u)
  457. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_DIV_RESERVED (0x0u)
  458. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_DIVCHACK (0x00000020u)
  459. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT (0x00000005u)
  460. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_GATE_CTRL (0x00000100u)
  461. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT (0x00000008u)
  462. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_GATE_CTRL_CLK_AUTOGATE (0x0u)
  463. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_GATE_CTRL_CLK_ENABLE (0x1u)
  464. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_PWDN (0x00001000u)
  465. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_PWDN_SHIFT (0x0000000Cu)
  466. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_PWDN_ALWAYS_ACTIVE (0x0u)
  467. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_HSDIVIDER_CLKOUT1_PWDN_AUTO_PWDN (0x1u)
  468. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_ST_HSDIVIDER_CLKOUT1 (0x00000200u)
  469. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_ST_HSDIVIDER_CLKOUT1_SHIFT (0x00000009u)
  470. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_ST_HSDIVIDER_CLKOUT1_CLK_ENABLED (0x0u)
  471. #define CM_WKUP_CM_DIV_M4_DPLL_CORE_ST_HSDIVIDER_CLKOUT1_CLK_GATED (0x1u)
  472. /* CM_DIV_M5_DPLL_CORE */
  473. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_DIV (0x0000001Fu)
  474. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_DIV_SHIFT (0x00000000u)
  475. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_DIV_RESERVED (0x0u)
  476. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_DIVCHACK (0x00000020u)
  477. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT (0x00000005u)
  478. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_GATE_CTRL (0x00000100u)
  479. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT (0x00000008u)
  480. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_GATE_CTRL_CLK_AUTOGATE (0x0u)
  481. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_GATE_CTRL_CLK_ENABLE (0x1u)
  482. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_PWDN (0x00001000u)
  483. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_PWDN_SHIFT (0x0000000Cu)
  484. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_PWDN_ALWAYS_ACTIVE (0x0u)
  485. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_HSDIVIDER_CLKOUT2_PWDN_AUTO_PWDN (0x1u)
  486. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_ST_HSDIVIDER_CLKOUT2 (0x00000200u)
  487. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_ST_HSDIVIDER_CLKOUT2_SHIFT (0x00000009u)
  488. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_ST_HSDIVIDER_CLKOUT2_CLK_ENABLED (0x0u)
  489. #define CM_WKUP_CM_DIV_M5_DPLL_CORE_ST_HSDIVIDER_CLKOUT2_CLK_GATED (0x1u)
  490. /* CM_CLKMODE_DPLL_MPU */
  491. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_DRIFTGUARD_EN (0x00000100u)
  492. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_DRIFTGUARD_EN_SHIFT (0x00000008u)
  493. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_DRIFTGUARD_EN_DIASBLED (0x0u)
  494. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_DRIFTGUARD_EN_ENABLED (0x1u)
  495. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN (0x00000007u)
  496. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_SHIFT (0x00000000u)
  497. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_DPLL_FR_BYP_MODE (0x6u)
  498. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_DPLL_LOCK_MODE (0x7u)
  499. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_DPLL_LP_BYP_MODE (0x5u)
  500. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_DPLL_MN_BYP_MODE (0x4u)
  501. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_RESERVED (0x0u)
  502. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_RESERVED1 (0x1u)
  503. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_RESERVED2 (0x2u)
  504. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_EN_RESERVED3 (0x3u)
  505. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_LPMODE_EN (0x00000400u)
  506. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_LPMODE_EN_SHIFT (0x0000000Au)
  507. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_LPMODE_EN_DISABLED (0x0u)
  508. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_LPMODE_EN_ENABLED (0x1u)
  509. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_LEVEL (0x00000018u)
  510. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_LEVEL_SHIFT (0x00000003u)
  511. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_LEVEL_RAMP_ALGO1 (0x1u)
  512. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_LEVEL_RAMP_ALGO2 (0x2u)
  513. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_LEVEL_RAMP_DISABLE (0x0u)
  514. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_LEVEL_RESERVED (0x3u)
  515. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE (0x000000E0u)
  516. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_SHIFT (0x00000005u)
  517. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX128 (0x6u)
  518. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX16 (0x3u)
  519. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX2 (0x0u)
  520. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX32 (0x4u)
  521. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX4 (0x1u)
  522. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX512 (0x7u)
  523. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX64 (0x5u)
  524. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RAMP_RATE_REFCLKX8 (0x2u)
  525. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_REGM4XEN (0x00000800u)
  526. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_REGM4XEN_SHIFT (0x0000000Bu)
  527. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_REGM4XEN_DISABLED (0x0u)
  528. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RELOCK_RAMP_EN (0x00000200u)
  529. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_RELOCK_RAMP_EN_SHIFT (0x00000009u)
  530. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_ACK (0x00002000u)
  531. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_ACK_SHIFT (0x0000000Du)
  532. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_ACK_DISABLED (0x0u)
  533. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_ACK_ENABLED (0x1u)
  534. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_DOWNSPREAD (0x00004000u)
  535. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_DOWNSPREAD_SHIFT (0x0000000Eu)
  536. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_DOWNSPREAD_FULL_SPREAD (0x0u)
  537. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_DOWNSPREAD_LOW_SPREAD (0x1u)
  538. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_EN (0x00001000u)
  539. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_EN_SHIFT (0x0000000Cu)
  540. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_EN_DISABLED (0x0u)
  541. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_EN_ENABLED (0x1u)
  542. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_TYPE (0x00008000u)
  543. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_TYPE_SHIFT (0x0000000Fu)
  544. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_TYPE_SQUARE (0x1u)
  545. #define CM_WKUP_CM_CLKMODE_DPLL_MPU_DPLL_SSC_TYPE_TRIANGULAR (0x0u)
  546. /* CM_CLKMODE_DPLL_PER */
  547. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN (0x00000007u)
  548. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_SHIFT (0x00000000u)
  549. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_DPLL_LOCK_MODE (0x7u)
  550. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_DPLL_LP_BYP_MODE (0x5u)
  551. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_DPLL_LP_STP_MODE (0x1u)
  552. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_DPLL_MN_BYP_MODE (0x4u)
  553. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_RESERVED (0x0u)
  554. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_RESERVED2 (0x2u)
  555. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_RESERVED3 (0x3u)
  556. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_EN_RESERVED6 (0x6u)
  557. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_ACK (0x00002000u)
  558. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_ACK_SHIFT (0x0000000Du)
  559. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_ACK_DISABLED (0x0u)
  560. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_ACK_ENABLED (0x1u)
  561. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_DOWNSPREAD (0x00004000u)
  562. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_DOWNSPREAD_SHIFT (0x0000000Eu)
  563. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_DOWNSPREAD_FULL_SPREAD (0x0u)
  564. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_DOWNSPREAD_LOW_SPREAD (0x1u)
  565. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_EN (0x00001000u)
  566. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_EN_SHIFT (0x0000000Cu)
  567. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_EN_DISABLED (0x0u)
  568. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_EN_ENABLED (0x1u)
  569. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_TYPE (0x00008000u)
  570. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_TYPE_SHIFT (0x0000000Fu)
  571. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_TYPE_SQUARE (0x1u)
  572. #define CM_WKUP_CM_CLKMODE_DPLL_PER_DPLL_SSC_TYPE_TRIANGULAR (0x0u)
  573. /* CM_CLKMODE_DPLL_CORE */
  574. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_DRIFTGUARD_EN (0x00000100u)
  575. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_DRIFTGUARD_EN_SHIFT (0x00000008u)
  576. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_DRIFTGUARD_EN_DIASBLED (0x0u)
  577. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_DRIFTGUARD_EN_ENABLED (0x1u)
  578. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN (0x00000007u)
  579. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_SHIFT (0x00000000u)
  580. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_DPLL_FR_BYP_MODE (0x6u)
  581. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_DPLL_LOCK_MODE (0x7u)
  582. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_DPLL_LP_BYP_MODE (0x5u)
  583. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_DPLL_MN_BYP_MODE (0x4u)
  584. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_RESERVED (0x0u)
  585. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_RESERVED1 (0x1u)
  586. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_RESERVED2 (0x2u)
  587. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_EN_RESERVED3 (0x3u)
  588. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_LPMODE_EN (0x00000400u)
  589. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_LPMODE_EN_SHIFT (0x0000000Au)
  590. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_LPMODE_EN_DISABLED (0x0u)
  591. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_LPMODE_EN_ENABLED (0x1u)
  592. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_LEVEL (0x00000018u)
  593. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_LEVEL_SHIFT (0x00000003u)
  594. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_LEVEL_RAMP_ALGO1 (0x1u)
  595. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_LEVEL_RAMP_ALGO2 (0x2u)
  596. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_LEVEL_RAMP_DISABLE (0x0u)
  597. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_LEVEL_RESERVED (0x3u)
  598. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE (0x000000E0u)
  599. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_SHIFT (0x00000005u)
  600. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX128 (0x6u)
  601. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX16 (0x3u)
  602. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX2 (0x0u)
  603. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX32 (0x4u)
  604. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX4 (0x1u)
  605. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX512 (0x7u)
  606. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX64 (0x5u)
  607. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RAMP_RATE_REFCLKX8 (0x2u)
  608. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_REGM4XEN (0x00000800u)
  609. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_REGM4XEN_SHIFT (0x0000000Bu)
  610. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_REGM4XEN_DISABLED (0x0u)
  611. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RELOCK_RAMP_EN (0x00000200u)
  612. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_RELOCK_RAMP_EN_SHIFT (0x00000009u)
  613. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_ACK (0x00002000u)
  614. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_ACK_SHIFT (0x0000000Du)
  615. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_ACK_DISABLED (0x0u)
  616. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_ACK_ENABLED (0x1u)
  617. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_DOWNSPREAD (0x00004000u)
  618. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_DOWNSPREAD_SHIFT (0x0000000Eu)
  619. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_DOWNSPREAD_FULL_SPREAD (0x0u)
  620. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_DOWNSPREAD_LOW_SPREAD (0x1u)
  621. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_EN (0x00001000u)
  622. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_EN_SHIFT (0x0000000Cu)
  623. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_EN_DISABLED (0x0u)
  624. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_EN_ENABLED (0x1u)
  625. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_TYPE (0x00008000u)
  626. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_TYPE_SHIFT (0x0000000Fu)
  627. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_TYPE_SQUARE (0x1u)
  628. #define CM_WKUP_CM_CLKMODE_DPLL_CORE_DPLL_SSC_TYPE_TRIANGULAR (0x0u)
  629. /* CM_CLKMODE_DPLL_DDR */
  630. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_DRIFTGUARD_EN (0x00000100u)
  631. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_DRIFTGUARD_EN_SHIFT (0x00000008u)
  632. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_DRIFTGUARD_EN_DIASBLED (0x0u)
  633. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_DRIFTGUARD_EN_ENABLED (0x1u)
  634. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN (0x00000007u)
  635. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_SHIFT (0x00000000u)
  636. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_DPLL_FR_BYP_MODE (0x6u)
  637. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_DPLL_LOCK_MODE (0x7u)
  638. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_DPLL_LP_BYP_MODE (0x5u)
  639. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_DPLL_MN_BYP_MODE (0x4u)
  640. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_RESERVED (0x0u)
  641. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_RESERVED1 (0x1u)
  642. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_RESERVED2 (0x2u)
  643. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_EN_RESERVED3 (0x3u)
  644. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_LPMODE_EN (0x00000400u)
  645. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_LPMODE_EN_SHIFT (0x0000000Au)
  646. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_LPMODE_EN_DISABLED (0x0u)
  647. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_LPMODE_EN_ENABLED (0x1u)
  648. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_LEVEL (0x00000018u)
  649. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_LEVEL_SHIFT (0x00000003u)
  650. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_LEVEL_RAMP_ALGO1 (0x1u)
  651. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_LEVEL_RAMP_ALGO2 (0x2u)
  652. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_LEVEL_RAMP_DISABLE (0x0u)
  653. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_LEVEL_RESERVED (0x3u)
  654. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE (0x000000E0u)
  655. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_SHIFT (0x00000005u)
  656. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX128 (0x6u)
  657. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX16 (0x3u)
  658. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX2 (0x0u)
  659. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX32 (0x4u)
  660. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX4 (0x1u)
  661. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX512 (0x7u)
  662. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX64 (0x5u)
  663. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RAMP_RATE_REFCLKX8 (0x2u)
  664. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_REGM4XEN (0x00000800u)
  665. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_REGM4XEN_SHIFT (0x0000000Bu)
  666. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_REGM4XEN_DISABLED (0x0u)
  667. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RELOCK_RAMP_EN (0x00000200u)
  668. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_RELOCK_RAMP_EN_SHIFT (0x00000009u)
  669. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_ACK (0x00002000u)
  670. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_ACK_SHIFT (0x0000000Du)
  671. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_ACK_DISABLED (0x0u)
  672. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_ACK_ENABLED (0x1u)
  673. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_DOWNSPREAD (0x00004000u)
  674. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_DOWNSPREAD_SHIFT (0x0000000Eu)
  675. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_DOWNSPREAD_FULL_SPREAD (0x0u)
  676. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_DOWNSPREAD_LOW_SPREAD (0x1u)
  677. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_EN (0x00001000u)
  678. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_EN_SHIFT (0x0000000Cu)
  679. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_EN_DISABLED (0x0u)
  680. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_EN_ENABLED (0x1u)
  681. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_TYPE (0x00008000u)
  682. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_TYPE_SHIFT (0x0000000Fu)
  683. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_TYPE_SQUARE (0x1u)
  684. #define CM_WKUP_CM_CLKMODE_DPLL_DDR_DPLL_SSC_TYPE_TRIANGULAR (0x0u)
  685. /* CM_CLKMODE_DPLL_DISP */
  686. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_DRIFTGUARD_EN (0x00000100u)
  687. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_DRIFTGUARD_EN_SHIFT (0x00000008u)
  688. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_DRIFTGUARD_EN_DIASBLED (0x0u)
  689. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_DRIFTGUARD_EN_ENABLED (0x1u)
  690. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN (0x00000007u)
  691. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_SHIFT (0x00000000u)
  692. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_DPLL_FR_BYP_MODE (0x6u)
  693. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_DPLL_LOCK_MODE (0x7u)
  694. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_DPLL_LP_BYP_MODE (0x5u)
  695. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_DPLL_MN_BYP_MODE (0x4u)
  696. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_RESERVED (0x0u)
  697. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_RESERVED1 (0x1u)
  698. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_RESERVED2 (0x2u)
  699. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_EN_RESERVED3 (0x3u)
  700. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_LPMODE_EN (0x00000400u)
  701. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_LPMODE_EN_SHIFT (0x0000000Au)
  702. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_LPMODE_EN_DISABLED (0x0u)
  703. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_LPMODE_EN_ENABLED (0x1u)
  704. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_LEVEL (0x00000018u)
  705. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_LEVEL_SHIFT (0x00000003u)
  706. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_LEVEL_RAMP_ALGO1 (0x1u)
  707. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_LEVEL_RAMP_ALGO2 (0x2u)
  708. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_LEVEL_RAMP_DISABLE (0x0u)
  709. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_LEVEL_RESERVED (0x3u)
  710. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE (0x000000E0u)
  711. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_SHIFT (0x00000005u)
  712. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX128 (0x6u)
  713. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX16 (0x3u)
  714. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX2 (0x0u)
  715. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX32 (0x4u)
  716. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX4 (0x1u)
  717. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX512 (0x7u)
  718. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX64 (0x5u)
  719. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RAMP_RATE_REFCLKX8 (0x2u)
  720. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_REGM4XEN (0x00000800u)
  721. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_REGM4XEN_SHIFT (0x0000000Bu)
  722. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_REGM4XEN_DISABLED (0x0u)
  723. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RELOCK_RAMP_EN (0x00000200u)
  724. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_RELOCK_RAMP_EN_SHIFT (0x00000009u)
  725. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_ACK (0x00002000u)
  726. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_ACK_SHIFT (0x0000000Du)
  727. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_ACK_DISABLED (0x0u)
  728. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_ACK_ENABLED (0x1u)
  729. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_DOWNSPREAD (0x00004000u)
  730. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_DOWNSPREAD_SHIFT (0x0000000Eu)
  731. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_DOWNSPREAD_FULL_SPREAD (0x0u)
  732. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_DOWNSPREAD_LOW_SPREAD (0x1u)
  733. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_EN (0x00001000u)
  734. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_EN_SHIFT (0x0000000Cu)
  735. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_EN_DISABLED (0x0u)
  736. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_EN_ENABLED (0x1u)
  737. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_TYPE (0x00008000u)
  738. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_TYPE_SHIFT (0x0000000Fu)
  739. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_TYPE_SQUARE (0x1u)
  740. #define CM_WKUP_CM_CLKMODE_DPLL_DISP_DPLL_SSC_TYPE_TRIANGULAR (0x0u)
  741. /* CM_CLKSEL_DPLL_PERIPH */
  742. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_DIV (0x000000FFu)
  743. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_DIV_SHIFT (0x00000000u)
  744. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_MULT (0x000FFF00u)
  745. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_MULT_SHIFT (0x00000008u)
  746. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_MULT_0 (0x0u)
  747. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_MULT_1 (0x1u)
  748. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_SD_DIV (0xFF000000u)
  749. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_SD_DIV_SHIFT (0x00000018u)
  750. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_SD_DIV_RESERVED (0x0u)
  751. #define CM_WKUP_CM_CLKSEL_DPLL_PERIPH_DPLL_SD_DIV_RESERVED1 (0x1u)
  752. /* CM_DIV_M2_DPLL_DDR */
  753. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_DIV (0x0000001Fu)
  754. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_DIV_SHIFT (0x00000000u)
  755. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_DIV_RESERVED (0x0u)
  756. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_DIVCHACK (0x00000020u)
  757. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_DIVCHACK_SHIFT (0x00000005u)
  758. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_GATE_CTRL (0x00000100u)
  759. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_GATE_CTRL_SHIFT (0x00000008u)
  760. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_GATE_CTRL_CLK_AUTOGATE (0x0u)
  761. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_DPLL_CLKOUT_GATE_CTRL_CLK_ENABLE (0x1u)
  762. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_ST_DPLL_CLKOUT (0x00000200u)
  763. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_ST_DPLL_CLKOUT_SHIFT (0x00000009u)
  764. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_ST_DPLL_CLKOUT_CLK_ENABLED (0x1u)
  765. #define CM_WKUP_CM_DIV_M2_DPLL_DDR_ST_DPLL_CLKOUT_CLK_GATED (0x0u)
  766. /* CM_DIV_M2_DPLL_DISP */
  767. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_DIV (0x0000001Fu)
  768. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_DIV_SHIFT (0x00000000u)
  769. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_DIV_RESERVED (0x0u)
  770. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_DIVCHACK (0x00000020u)
  771. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_DIVCHACK_SHIFT (0x00000005u)
  772. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_GATE_CTRL (0x00000100u)
  773. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_GATE_CTRL_SHIFT (0x00000008u)
  774. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_GATE_CTRL_CLK_AUTOGATE (0x0u)
  775. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_DPLL_CLKOUT_GATE_CTRL_CLK_ENABLE (0x1u)
  776. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_ST_DPLL_CLKOUT (0x00000200u)
  777. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_ST_DPLL_CLKOUT_SHIFT (0x00000009u)
  778. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_ST_DPLL_CLKOUT_CLK_ENABLED (0x1u)
  779. #define CM_WKUP_CM_DIV_M2_DPLL_DISP_ST_DPLL_CLKOUT_CLK_GATED (0x0u)
  780. /* CM_DIV_M2_DPLL_MPU */
  781. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_DIV (0x0000001Fu)
  782. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_DIV_SHIFT (0x00000000u)
  783. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_DIV_RESERVED (0x0u)
  784. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_DIVCHACK (0x00000020u)
  785. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_DIVCHACK_SHIFT (0x00000005u)
  786. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_GATE_CTRL (0x00000100u)
  787. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_GATE_CTRL_SHIFT (0x00000008u)
  788. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_GATE_CTRL_CLK_AUTOGATE (0x0u)
  789. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_GATE_CTRL_CLK_ENABLE (0x1u)
  790. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_ST_DPLL_CLKOUT (0x00000200u)
  791. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_ST_DPLL_CLKOUT_SHIFT (0x00000009u)
  792. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_ST_DPLL_CLKOUT_CLK_ENABLED (0x1u)
  793. #define CM_WKUP_CM_DIV_M2_DPLL_MPU_ST_DPLL_CLKOUT_CLK_GATED (0x0u)
  794. /* CM_DIV_M2_DPLL_PER */
  795. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_DIV (0x0000007Fu)
  796. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_DIV_SHIFT (0x00000000u)
  797. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_DIV_RESERVED (0x0u)
  798. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_DIVCHACK (0x00000080u)
  799. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_DIVCHACK_SHIFT (0x00000007u)
  800. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_GATE_CTRL (0x00000100u)
  801. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_GATE_CTRL_SHIFT (0x00000008u)
  802. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_GATE_CTRL_CLK_AUTOGATE (0x0u)
  803. #define CM_WKUP_CM_DIV_M2_DPLL_PER_DPLL_CLKOUT_GATE_CTRL_CLK_ENABLE (0x1u)
  804. #define CM_WKUP_CM_DIV_M2_DPLL_PER_ST_DPLL_CLKOUT (0x00000200u)
  805. #define CM_WKUP_CM_DIV_M2_DPLL_PER_ST_DPLL_CLKOUT_SHIFT (0x00000009u)
  806. #define CM_WKUP_CM_DIV_M2_DPLL_PER_ST_DPLL_CLKOUT_CLK_ENABLED (0x1u)
  807. #define CM_WKUP_CM_DIV_M2_DPLL_PER_ST_DPLL_CLKOUT_CLK_GATED (0x0u)
  808. /* WKUP_M3_CLKCTRL */
  809. #define CM_WKUP_WKUP_M3_CLKCTRL_MODULEMODE (0x00000003u)
  810. #define CM_WKUP_WKUP_M3_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  811. #define CM_WKUP_WKUP_M3_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  812. #define CM_WKUP_WKUP_M3_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  813. #define CM_WKUP_WKUP_M3_CLKCTRL_STBYST (0x00040000u)
  814. #define CM_WKUP_WKUP_M3_CLKCTRL_STBYST_SHIFT (0x00000012u)
  815. #define CM_WKUP_WKUP_M3_CLKCTRL_STBYST_FUNC (0x0u)
  816. #define CM_WKUP_WKUP_M3_CLKCTRL_STBYST_STANDBY (0x1u)
  817. /* UART0_CLKCTRL */
  818. #define CM_WKUP_UART0_CLKCTRL_IDLEST (0x00030000u)
  819. #define CM_WKUP_UART0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  820. #define CM_WKUP_UART0_CLKCTRL_IDLEST_DISABLE (0x3u)
  821. #define CM_WKUP_UART0_CLKCTRL_IDLEST_FUNC (0x0u)
  822. #define CM_WKUP_UART0_CLKCTRL_IDLEST_IDLE (0x2u)
  823. #define CM_WKUP_UART0_CLKCTRL_IDLEST_TRANS (0x1u)
  824. #define CM_WKUP_UART0_CLKCTRL_MODULEMODE (0x00000003u)
  825. #define CM_WKUP_UART0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  826. #define CM_WKUP_UART0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  827. #define CM_WKUP_UART0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  828. #define CM_WKUP_UART0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  829. #define CM_WKUP_UART0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  830. /* I2C0_CLKCTRL */
  831. #define CM_WKUP_I2C0_CLKCTRL_IDLEST (0x00030000u)
  832. #define CM_WKUP_I2C0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  833. #define CM_WKUP_I2C0_CLKCTRL_IDLEST_DISABLED (0x3u)
  834. #define CM_WKUP_I2C0_CLKCTRL_IDLEST_FUNC (0x0u)
  835. #define CM_WKUP_I2C0_CLKCTRL_IDLEST_IDLE (0x2u)
  836. #define CM_WKUP_I2C0_CLKCTRL_IDLEST_TRANS (0x1u)
  837. #define CM_WKUP_I2C0_CLKCTRL_MODULEMODE (0x00000003u)
  838. #define CM_WKUP_I2C0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  839. #define CM_WKUP_I2C0_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  840. #define CM_WKUP_I2C0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  841. #define CM_WKUP_I2C0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  842. #define CM_WKUP_I2C0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  843. /* ADC_TSC_CLKCTRL */
  844. #define CM_WKUP_ADC_TSC_CLKCTRL_IDLEST (0x00030000u)
  845. #define CM_WKUP_ADC_TSC_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  846. #define CM_WKUP_ADC_TSC_CLKCTRL_IDLEST_DISABLE (0x3u)
  847. #define CM_WKUP_ADC_TSC_CLKCTRL_IDLEST_FUNC (0x0u)
  848. #define CM_WKUP_ADC_TSC_CLKCTRL_IDLEST_IDLE (0x2u)
  849. #define CM_WKUP_ADC_TSC_CLKCTRL_IDLEST_TRANS (0x1u)
  850. #define CM_WKUP_ADC_TSC_CLKCTRL_MODULEMODE (0x00000003u)
  851. #define CM_WKUP_ADC_TSC_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  852. #define CM_WKUP_ADC_TSC_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  853. #define CM_WKUP_ADC_TSC_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  854. #define CM_WKUP_ADC_TSC_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  855. #define CM_WKUP_ADC_TSC_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  856. /* SMARTREFLEX0_CLKCTRL */
  857. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_IDLEST (0x00030000u)
  858. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  859. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_IDLEST_DISABLE (0x3u)
  860. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_IDLEST_FUNC (0x0u)
  861. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_IDLEST_IDLE (0x2u)
  862. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_IDLEST_TRANS (0x1u)
  863. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_MODULEMODE (0x00000003u)
  864. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  865. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  866. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  867. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  868. #define CM_WKUP_SMARTREFLEX0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  869. /* TIMER1_CLKCTRL */
  870. #define CM_WKUP_TIMER1_CLKCTRL_IDLEST (0x00030000u)
  871. #define CM_WKUP_TIMER1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  872. #define CM_WKUP_TIMER1_CLKCTRL_IDLEST_DISABLED (0x3u)
  873. #define CM_WKUP_TIMER1_CLKCTRL_IDLEST_FUNC (0x0u)
  874. #define CM_WKUP_TIMER1_CLKCTRL_IDLEST_IDLE (0x2u)
  875. #define CM_WKUP_TIMER1_CLKCTRL_IDLEST_TRANS (0x1u)
  876. #define CM_WKUP_TIMER1_CLKCTRL_MODULEMODE (0x00000003u)
  877. #define CM_WKUP_TIMER1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  878. #define CM_WKUP_TIMER1_CLKCTRL_MODULEMODE_DISABLE (0x0u)
  879. #define CM_WKUP_TIMER1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  880. #define CM_WKUP_TIMER1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  881. #define CM_WKUP_TIMER1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  882. /* SMARTREFLEX1_CLKCTRL */
  883. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_IDLEST (0x00030000u)
  884. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  885. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_IDLEST_DISABLE (0x3u)
  886. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_IDLEST_FUNC (0x0u)
  887. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_IDLEST_IDLE (0x2u)
  888. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_IDLEST_TRANS (0x1u)
  889. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_MODULEMODE (0x00000003u)
  890. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  891. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  892. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  893. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  894. #define CM_WKUP_SMARTREFLEX1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  895. /* CM_L4_WKUP_AON_CLKSTCTRL */
  896. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKACTIVITY_L4_WKUP_AON_GCLK (0x00000004u)
  897. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKACTIVITY_L4_WKUP_AON_GCLK_SHIFT (0x00000002u)
  898. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKACTIVITY_L4_WKUP_AON_GCLK_ACT (0x1u)
  899. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKACTIVITY_L4_WKUP_AON_GCLK_INACT (0x0u)
  900. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKTRCTRL (0x00000003u)
  901. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKTRCTRL_SHIFT (0x00000000u)
  902. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKTRCTRL_NO_SLEEP (0x0u)
  903. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKTRCTRL_SW_SLEEP (0x1u)
  904. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKTRCTRL_SW_WKUP (0x2u)
  905. #define CM_WKUP_CM_L4_WKUP_AON_CLKSTCTRL_CLKTRCTRL_HW_AUTO (0x3u)
  906. /* WDT0_CLKCTRL */
  907. #define CM_WKUP_WDT0_CLKCTRL_IDLEST (0x00030000u)
  908. #define CM_WKUP_WDT0_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  909. #define CM_WKUP_WDT0_CLKCTRL_IDLEST_DISABLE (0x3u)
  910. #define CM_WKUP_WDT0_CLKCTRL_IDLEST_FUNC (0x0u)
  911. #define CM_WKUP_WDT0_CLKCTRL_IDLEST_IDLE (0x2u)
  912. #define CM_WKUP_WDT0_CLKCTRL_IDLEST_TRANS (0x1u)
  913. #define CM_WKUP_WDT0_CLKCTRL_MODULEMODE (0x00000003u)
  914. #define CM_WKUP_WDT0_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  915. #define CM_WKUP_WDT0_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  916. #define CM_WKUP_WDT0_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  917. #define CM_WKUP_WDT0_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  918. #define CM_WKUP_WDT0_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  919. /* WDT1_CLKCTRL */
  920. #define CM_WKUP_WDT1_CLKCTRL_IDLEST (0x00030000u)
  921. #define CM_WKUP_WDT1_CLKCTRL_IDLEST_SHIFT (0x00000010u)
  922. #define CM_WKUP_WDT1_CLKCTRL_IDLEST_DISABLE (0x3u)
  923. #define CM_WKUP_WDT1_CLKCTRL_IDLEST_FUNC (0x0u)
  924. #define CM_WKUP_WDT1_CLKCTRL_IDLEST_IDLE (0x2u)
  925. #define CM_WKUP_WDT1_CLKCTRL_IDLEST_TRANS (0x1u)
  926. #define CM_WKUP_WDT1_CLKCTRL_MODULEMODE (0x00000003u)
  927. #define CM_WKUP_WDT1_CLKCTRL_MODULEMODE_SHIFT (0x00000000u)
  928. #define CM_WKUP_WDT1_CLKCTRL_MODULEMODE_DISABLED (0x0u)
  929. #define CM_WKUP_WDT1_CLKCTRL_MODULEMODE_ENABLE (0x2u)
  930. #define CM_WKUP_WDT1_CLKCTRL_MODULEMODE_RESERVED (0x3u)
  931. #define CM_WKUP_WDT1_CLKCTRL_MODULEMODE_RESERVED_1 (0x1u)
  932. /* CM_DIV_M6_DPLL_CORE */
  933. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_DIV (0x0000001Fu)
  934. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_DIV_SHIFT (0x00000000u)
  935. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_DIV_RESERVED (0x0u)
  936. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_DIVCHACK (0x00000020u)
  937. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT (0x00000005u)
  938. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_GATE_CTRL (0x00000100u)
  939. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT (0x00000008u)
  940. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_GATE_CTRL_CLK_AUTOGATE (0x0u)
  941. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_GATE_CTRL_CLK_ENABLE (0x1u)
  942. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_PWDN (0x00001000u)
  943. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_PWDN_SHIFT (0x0000000Cu)
  944. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_PWDN_ALWAYS_ACTIVE (0x0u)
  945. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_HSDIVIDER_CLKOUT3_PWDN_AUTO_PWDN (0x1u)
  946. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_ST_HSDIVIDER_CLKOUT3 (0x00000200u)
  947. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_ST_HSDIVIDER_CLKOUT3_SHIFT (0x00000009u)
  948. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_ST_HSDIVIDER_CLKOUT3_CLK_ENABLED (0x0u)
  949. #define CM_WKUP_CM_DIV_M6_DPLL_CORE_ST_HSDIVIDER_CLKOUT3_CLK_GATED (0x1u)
  950. #endif