hw_cpsw_ale.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /**
  2. * @Component: CPSW
  3. *
  4. * @Filename: cpsw_ale_cred.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _HW_CPSW_ALE_H_
  41. #define _HW_CPSW_ALE_H_
  42. #ifdef __cplusplus
  43. extern "C" {
  44. #endif
  45. /***********************************************************************\
  46. * Register arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundle arrays Definition
  50. \***********************************************************************/
  51. /***********************************************************************\
  52. * Bundles Definition
  53. \***********************************************************************/
  54. /*************************************************************************\
  55. * Registers Definition
  56. \*************************************************************************/
  57. #define CPSW_ALE_IDVER (0x0)
  58. #define CPSW_ALE_CONTROL (0x8)
  59. #define CPSW_ALE_PRESCALE (0x10)
  60. #define CPSW_ALE_UNKNOWN_VLAN (0x18)
  61. #define CPSW_ALE_TBLCTL (0x20)
  62. #define CPSW_ALE_TBLW(n) (0x34 + ((2- (n)) * 4))
  63. #define CPSW_ALE_PORTCTL(n) (0x40 + (n * 4))
  64. /**************************************************************************\
  65. * Field Definition Macros
  66. \**************************************************************************/
  67. /* ALE_IDVER */
  68. #define CPSW_ALE_IDVER_ALE_IDENT (0xFFFF0000u)
  69. #define CPSW_ALE_IDVER_ALE_IDENT_SHIFT (0x00000010u)
  70. #define CPSW_ALE_IDVER_ALE_MAJ_VER (0x0000FF00u)
  71. #define CPSW_ALE_IDVER_ALE_MAJ_VER_SHIFT (0x00000008u)
  72. #define CPSW_ALE_IDVER_ALE_MINOR_VER (0x000000FFu)
  73. #define CPSW_ALE_IDVER_ALE_MINOR_VER_SHIFT (0x00000000u)
  74. /* ALE_CONTROL */
  75. #define CPSW_ALE_CONTROL_AGE_OUT_NOW (0x20000000u)
  76. #define CPSW_ALE_CONTROL_AGE_OUT_NOW_SHIFT (0x0000001Du)
  77. #define CPSW_ALE_CONTROL_ALE_BYPASS (0x00000010u)
  78. #define CPSW_ALE_CONTROL_ALE_BYPASS_SHIFT (0x00000004u)
  79. #define CPSW_ALE_CONTROL_ALE_VLAN_AWARE (0x00000004u)
  80. #define CPSW_ALE_CONTROL_ALE_VLAN_AWARE_SHIFT (0x00000002u)
  81. #define CPSW_ALE_CONTROL_CLEAR_TABLE (0x40000000u)
  82. #define CPSW_ALE_CONTROL_CLEAR_TABLE_SHIFT (0x0000001Eu)
  83. #define CPSW_ALE_CONTROL_ENABLE_ALE (0x80000000u)
  84. #define CPSW_ALE_CONTROL_ENABLE_ALE_SHIFT (0x0000001Fu)
  85. #define CPSW_ALE_CONTROL_ENABLE_AUTH_MODE (0x00000002u)
  86. #define CPSW_ALE_CONTROL_ENABLE_AUTH_MODE_SHIFT (0x00000001u)
  87. #define CPSW_ALE_CONTROL_ENABLE_OUI_DENY (0x00000020u)
  88. #define CPSW_ALE_CONTROL_ENABLE_OUI_DENY_SHIFT (0x00000005u)
  89. #define CPSW_ALE_CONTROL_ENABLE_RATE_LIMIT (0x00000001u)
  90. #define CPSW_ALE_CONTROL_ENABLE_RATE_LIMIT_SHIFT (0x00000000u)
  91. #define CPSW_ALE_CONTROL_EN_P0_UNI_FLOOD (0x00000100u)
  92. #define CPSW_ALE_CONTROL_EN_P0_UNI_FLOOD_SHIFT (0x00000008u)
  93. #define CPSW_ALE_CONTROL_EN_VID0_MODE (0x00000040u)
  94. #define CPSW_ALE_CONTROL_EN_VID0_MODE_SHIFT (0x00000006u)
  95. #define CPSW_ALE_CONTROL_LEARN_NO_VID (0x00000080u)
  96. #define CPSW_ALE_CONTROL_LEARN_NO_VID_SHIFT (0x00000007u)
  97. #define CPSW_ALE_CONTROL_RATE_LIMIT_TX (0x00000008u)
  98. #define CPSW_ALE_CONTROL_RATE_LIMIT_TX_SHIFT (0x00000003u)
  99. /* ALE_PRESCALE */
  100. #define CPSW_ALE_PRESCALE_ALE_PRESCALE (0x000FFFFFu)
  101. #define CPSW_ALE_PRESCALE_ALE_PRESCALE_SHIFT (0x00000000u)
  102. /* ALE_UNKNOWN_VLAN */
  103. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_FORCE_UNTA (0x3F000000u)
  104. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_FORCE_UNTA_SHIFT (0x00000018u)
  105. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_MCAST_FLO (0x00003F00u)
  106. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_MCAST_FLO_SHIFT (0x00000008u)
  107. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_REG_MCAST (0x003F0000u)
  108. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_REG_MCAST_SHIFT (0x00000010u)
  109. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_VLAN_MEM (0x0000003Fu)
  110. #define CPSW_ALE_UNKNOWN_VLAN_UNKNOWN_VLAN_MEM_SHIFT (0x00000000u)
  111. /* ALE_TBLCTL */
  112. #define CPSW_ALE_TBLCTL_ENTRY_POINTER (0x000003FFu)
  113. #define CPSW_ALE_TBLCTL_ENTRY_POINTER_SHIFT (0x00000000u)
  114. #define CPSW_ALE_TBLCTL_WRITE_RDZ (0x80000000u)
  115. #define CPSW_ALE_TBLCTL_WRITE_RDZ_SHIFT (0x0000001Fu)
  116. /* ALE_PORTCTL0 */
  117. #define CPSW_ALE_PORTCTL0_BCAST_LIMIT (0xFF000000u)
  118. #define CPSW_ALE_PORTCTL0_BCAST_LIMIT_SHIFT (0x00000018u)
  119. #define CPSW_ALE_PORTCTL0_DROP_UNTAGGED (0x00000004u)
  120. #define CPSW_ALE_PORTCTL0_DROP_UNTAGGED_SHIFT (0x00000002u)
  121. #define CPSW_ALE_PORTCTL0_MCAST_LIMIT (0x00FF0000u)
  122. #define CPSW_ALE_PORTCTL0_MCAST_LIMIT_SHIFT (0x00000010u)
  123. #define CPSW_ALE_PORTCTL0_NO_LEARN (0x00000010u)
  124. #define CPSW_ALE_PORTCTL0_NO_LEARN_SHIFT (0x00000004u)
  125. #define CPSW_ALE_PORTCTL0_NO_SA_UPDATE (0x00000020u)
  126. #define CPSW_ALE_PORTCTL0_NO_SA_UPDATE_SHIFT (0x00000005u)
  127. #define CPSW_ALE_PORTCTL0_PORT_STATE (0x00000003u)
  128. #define CPSW_ALE_PORTCTL0_PORT_STATE_SHIFT (0x00000000u)
  129. #define CPSW_ALE_PORTCTL0_VID_INGRESS_CHECK (0x00000008u)
  130. #define CPSW_ALE_PORTCTL0_VID_INGRESS_CHECK_SHIFT (0x00000003u)
  131. /* ALE_PORTCTL1 */
  132. #define CPSW_ALE_PORTCTL1_BCAST_LIMIT (0xFF000000u)
  133. #define CPSW_ALE_PORTCTL1_BCAST_LIMIT_SHIFT (0x00000018u)
  134. #define CPSW_ALE_PORTCTL1_DROP_UNTAGGED (0x00000004u)
  135. #define CPSW_ALE_PORTCTL1_DROP_UNTAGGED_SHIFT (0x00000002u)
  136. #define CPSW_ALE_PORTCTL1_MCAST_LIMIT (0x00FF0000u)
  137. #define CPSW_ALE_PORTCTL1_MCAST_LIMIT_SHIFT (0x00000010u)
  138. #define CPSW_ALE_PORTCTL1_NO_LEARN (0x00000010u)
  139. #define CPSW_ALE_PORTCTL1_NO_LEARN_SHIFT (0x00000004u)
  140. #define CPSW_ALE_PORTCTL1_NO_SA_UPDATE (0x00000020u)
  141. #define CPSW_ALE_PORTCTL1_NO_SA_UPDATE_SHIFT (0x00000005u)
  142. #define CPSW_ALE_PORTCTL1_PORT_STATE (0x00000003u)
  143. #define CPSW_ALE_PORTCTL1_PORT_STATE_SHIFT (0x00000000u)
  144. #define CPSW_ALE_PORTCTL1_VID_INGRESS_CHECK (0x00000008u)
  145. #define CPSW_ALE_PORTCTL1_VID_INGRESS_CHECK_SHIFT (0x00000003u)
  146. /* ALE_PORTCTL2 */
  147. #define CPSW_ALE_PORTCTL2_BCAST_LIMIT (0xFF000000u)
  148. #define CPSW_ALE_PORTCTL2_BCAST_LIMIT_SHIFT (0x00000018u)
  149. #define CPSW_ALE_PORTCTL2_DROP_UNTAGGED (0x00000004u)
  150. #define CPSW_ALE_PORTCTL2_DROP_UNTAGGED_SHIFT (0x00000002u)
  151. #define CPSW_ALE_PORTCTL2_MCAST_LIMIT (0x00FF0000u)
  152. #define CPSW_ALE_PORTCTL2_MCAST_LIMIT_SHIFT (0x00000010u)
  153. #define CPSW_ALE_PORTCTL2_NO_LEARN (0x00000010u)
  154. #define CPSW_ALE_PORTCTL2_NO_LEARN_SHIFT (0x00000004u)
  155. #define CPSW_ALE_PORTCTL2_NO_SA_UPDATE (0x00000020u)
  156. #define CPSW_ALE_PORTCTL2_NO_SA_UPDATE_SHIFT (0x00000005u)
  157. #define CPSW_ALE_PORTCTL2_PORT_STATE (0x00000003u)
  158. #define CPSW_ALE_PORTCTL2_PORT_STATE_SHIFT (0x00000000u)
  159. #define CPSW_ALE_PORTCTL2_VID_INGRESS_CHECK (0x00000008u)
  160. #define CPSW_ALE_PORTCTL2_VID_INGRESS_CHECK_SHIFT (0x00000003u)
  161. /* ALE_PORTCTL3 */
  162. #define CPSW_ALE_PORTCTL3_BCAST_LIMIT (0xFF000000u)
  163. #define CPSW_ALE_PORTCTL3_BCAST_LIMIT_SHIFT (0x00000018u)
  164. #define CPSW_ALE_PORTCTL3_DROP_UNTAGGED (0x00000004u)
  165. #define CPSW_ALE_PORTCTL3_DROP_UNTAGGED_SHIFT (0x00000002u)
  166. #define CPSW_ALE_PORTCTL3_MCAST_LIMIT (0x00FF0000u)
  167. #define CPSW_ALE_PORTCTL3_MCAST_LIMIT_SHIFT (0x00000010u)
  168. #define CPSW_ALE_PORTCTL3_NO_LEARN (0x00000010u)
  169. #define CPSW_ALE_PORTCTL3_NO_LEARN_SHIFT (0x00000004u)
  170. #define CPSW_ALE_PORTCTL3_NO_SA_UPDATE (0x00000020u)
  171. #define CPSW_ALE_PORTCTL3_NO_SA_UPDATE_SHIFT (0x00000005u)
  172. #define CPSW_ALE_PORTCTL3_PORT_STATE (0x00000003u)
  173. #define CPSW_ALE_PORTCTL3_PORT_STATE_SHIFT (0x00000000u)
  174. #define CPSW_ALE_PORTCTL3_VID_INGRESS_CHECK (0x00000008u)
  175. #define CPSW_ALE_PORTCTL3_VID_INGRESS_CHECK_SHIFT (0x00000003u)
  176. /* ALE_PORTCTL4 */
  177. #define CPSW_ALE_PORTCTL4_BCAST_LIMIT (0xFF000000u)
  178. #define CPSW_ALE_PORTCTL4_BCAST_LIMIT_SHIFT (0x00000018u)
  179. #define CPSW_ALE_PORTCTL4_DROP_UNTAGGED (0x00000004u)
  180. #define CPSW_ALE_PORTCTL4_DROP_UNTAGGED_SHIFT (0x00000002u)
  181. #define CPSW_ALE_PORTCTL4_MCAST_LIMIT (0x00FF0000u)
  182. #define CPSW_ALE_PORTCTL4_MCAST_LIMIT_SHIFT (0x00000010u)
  183. #define CPSW_ALE_PORTCTL4_NO_LEARN (0x00000010u)
  184. #define CPSW_ALE_PORTCTL4_NO_LEARN_SHIFT (0x00000004u)
  185. #define CPSW_ALE_PORTCTL4_NO_SA_UPDATE (0x00000020u)
  186. #define CPSW_ALE_PORTCTL4_NO_SA_UPDATE_SHIFT (0x00000005u)
  187. #define CPSW_ALE_PORTCTL4_PORT_STATE (0x00000003u)
  188. #define CPSW_ALE_PORTCTL4_PORT_STATE_SHIFT (0x00000000u)
  189. #define CPSW_ALE_PORTCTL4_VID_INGRESS_CHECK (0x00000008u)
  190. #define CPSW_ALE_PORTCTL4_VID_INGRESS_CHECK_SHIFT (0x00000003u)
  191. /* ALE_PORTCTL5 */
  192. #define CPSW_ALE_PORTCTL5_BCAST_LIMIT (0xFF000000u)
  193. #define CPSW_ALE_PORTCTL5_BCAST_LIMIT_SHIFT (0x00000018u)
  194. #define CPSW_ALE_PORTCTL5_DROP_UNTAGGED (0x00000004u)
  195. #define CPSW_ALE_PORTCTL5_DROP_UNTAGGED_SHIFT (0x00000002u)
  196. #define CPSW_ALE_PORTCTL5_MCAST_LIMIT (0x00FF0000u)
  197. #define CPSW_ALE_PORTCTL5_MCAST_LIMIT_SHIFT (0x00000010u)
  198. #define CPSW_ALE_PORTCTL5_NO_LEARN (0x00000010u)
  199. #define CPSW_ALE_PORTCTL5_NO_LEARN_SHIFT (0x00000004u)
  200. #define CPSW_ALE_PORTCTL5_NO_SA_UPDATE (0x00000020u)
  201. #define CPSW_ALE_PORTCTL5_NO_SA_UPDATE_SHIFT (0x00000005u)
  202. #define CPSW_ALE_PORTCTL5_PORT_STATE (0x00000003u)
  203. #define CPSW_ALE_PORTCTL5_PORT_STATE_SHIFT (0x00000000u)
  204. #define CPSW_ALE_PORTCTL5_VID_INGRESS_CHECK (0x00000008u)
  205. #define CPSW_ALE_PORTCTL5_VID_INGRESS_CHECK_SHIFT (0x00000003u)
  206. #ifdef __cplusplus
  207. }
  208. #endif
  209. #endif