hw_cpsw_port.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173
  1. /**
  2. * @Component: CPSW
  3. *
  4. * @Filename: cpsw_port_cred.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _HW_CPSW_PORT_H_
  41. #define _HW_CPSW_PORT_H_
  42. #ifdef __cplusplus
  43. extern "C" {
  44. #endif
  45. /***********************************************************************\
  46. * Register arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundle arrays Definition
  50. \***********************************************************************/
  51. /***********************************************************************\
  52. * Bundles Definition
  53. \***********************************************************************/
  54. /*************************************************************************\
  55. * Registers Definition
  56. \*************************************************************************/
  57. #define CPSW_PORT_CONTROL (0x0)
  58. #define CPSW_PORT_MAX_BLKS (0x8)
  59. #define CPSW_PORT_BLK_CNT (0xc)
  60. #define CPSW_PORT_TX_IN_CTL (0x10)
  61. #define CPSW_PORT_PORT_VLAN (0x14)
  62. #define CPSW_PORT_TX_PRI_MAP (0x18)
  63. #define CPSW_PORT_CPDMA_TX_PRI_MAP0 (0x1c)
  64. #define CPSW_PORT_CPDMA_RX_CH_MAP0 (0x20)
  65. #define CPSW_PORT_RX_DSCP_PRI_MAP(n) (0x30 + (n * 4))
  66. #define CPSW_PORT_TS_SEQ_MTYPE (0x1c)
  67. #define CPSW_PORT_SA_LO (0x20)
  68. #define CPSW_PORT_SA_HI (0x24)
  69. #define CPSW_PORT_SEND_PERCENT (0x28)
  70. /**************************************************************************\
  71. * Field Definition Macros
  72. \**************************************************************************/
  73. /* P0_CONTROL */
  74. #define CPSW_PORT_P0_CONTROL_P0_DLR_CPDMA_CH (0x70000000u)
  75. #define CPSW_PORT_P0_CONTROL_P0_DLR_CPDMA_CH_SHIFT (0x0000001Cu)
  76. #define CPSW_PORT_P0_CONTROL_P0_DSCP_PRI_EN (0x00010000u)
  77. #define CPSW_PORT_P0_CONTROL_P0_DSCP_PRI_EN_SHIFT (0x00000010u)
  78. #define CPSW_PORT_P0_CONTROL_P0_PASS_PRI_TAGGED (0x01000000u)
  79. #define CPSW_PORT_P0_CONTROL_P0_PASS_PRI_TAGGED_SHIFT (0x00000018u)
  80. #define CPSW_PORT_P0_CONTROL_P0_VLAN_LTYPE1_EN (0x00100000u)
  81. #define CPSW_PORT_P0_CONTROL_P0_VLAN_LTYPE1_EN_SHIFT (0x00000014u)
  82. #define CPSW_PORT_P0_CONTROL_P0_VLAN_LTYPE2_EN (0x00200000u)
  83. #define CPSW_PORT_P0_CONTROL_P0_VLAN_LTYPE2_EN_SHIFT (0x00000015u)
  84. /* P0_MAX_BLKS */
  85. #define CPSW_PORT_P0_MAX_BLKS_P0_RX_MAX_BLKS (0x0000000Fu)
  86. #define CPSW_PORT_P0_MAX_BLKS_P0_RX_MAX_BLKS_SHIFT (0x00000000u)
  87. #define CPSW_PORT_P0_MAX_BLKS_P0_TX_MAX_BLKS (0x000001F0u)
  88. #define CPSW_PORT_P0_MAX_BLKS_P0_TX_MAX_BLKS_SHIFT (0x00000004u)
  89. /* P0_BLK_CNT */
  90. #define CPSW_PORT_P0_BLK_CNT_P0_RX_BLK_CNT (0x0000000Fu)
  91. #define CPSW_PORT_P0_BLK_CNT_P0_RX_BLK_CNT_SHIFT (0x00000000u)
  92. #define CPSW_PORT_P0_BLK_CNT_P0_TX_BLK_CNT (0x000001F0u)
  93. #define CPSW_PORT_P0_BLK_CNT_P0_TX_BLK_CNT_SHIFT (0x00000004u)
  94. /* P0_TX_IN_CTL */
  95. #define CPSW_PORT_P0_TX_IN_CTL_TX_BLKS_REM (0x0000F000u)
  96. #define CPSW_PORT_P0_TX_IN_CTL_TX_BLKS_REM_SHIFT (0x0000000Cu)
  97. #define CPSW_PORT_P0_TX_IN_CTL_TX_IN_SEL (0x00030000u)
  98. #define CPSW_PORT_P0_TX_IN_CTL_TX_IN_DUAL_MAC (0x00010000u)
  99. #define CPSW_PORT_P0_TX_IN_CTL_TX_IN_SEL_SHIFT (0x00000010u)
  100. #define CPSW_PORT_P0_TX_IN_CTL_TX_PRI_WDS (0x000003FFu)
  101. #define CPSW_PORT_P0_TX_IN_CTL_TX_PRI_WDS_SHIFT (0x00000000u)
  102. #define CPSW_PORT_P0_TX_IN_CTL_TX_RATE_EN (0x00F00000u)
  103. #define CPSW_PORT_P0_TX_IN_CTL_TX_RATE_EN_SHIFT (0x00000014u)
  104. /* P0_PORT_VLAN */
  105. #define CPSW_PORT_P0_PORT_VLAN_PORT_CFI (0x00001000u)
  106. #define CPSW_PORT_P0_PORT_VLAN_PORT_CFI_SHIFT (0x0000000Cu)
  107. #define CPSW_PORT_P0_PORT_VLAN_PORT_PRI (0x0000E000u)
  108. #define CPSW_PORT_P0_PORT_VLAN_PORT_PRI_SHIFT (0x0000000Du)
  109. #define CPSW_PORT_P0_PORT_VLAN_PORT_VID (0x00000FFFu)
  110. #define CPSW_PORT_P0_PORT_VLAN_PORT_VID_SHIFT (0x00000000u)
  111. /* P0_TX_PRI_MAP */
  112. #define CPSW_PORT_P0_TX_PRI_MAP_PRI0 (0x00000003u)
  113. #define CPSW_PORT_P0_TX_PRI_MAP_PRI0_SHIFT (0x00000000u)
  114. #define CPSW_PORT_P0_TX_PRI_MAP_PRI1 (0x00000030u)
  115. #define CPSW_PORT_P0_TX_PRI_MAP_PRI1_SHIFT (0x00000004u)
  116. #define CPSW_PORT_P0_TX_PRI_MAP_PRI2 (0x00000300u)
  117. #define CPSW_PORT_P0_TX_PRI_MAP_PRI2_SHIFT (0x00000008u)
  118. #define CPSW_PORT_P0_TX_PRI_MAP_PRI3 (0x00003000u)
  119. #define CPSW_PORT_P0_TX_PRI_MAP_PRI3_SHIFT (0x0000000Cu)
  120. #define CPSW_PORT_P0_TX_PRI_MAP_PRI4 (0x00030000u)
  121. #define CPSW_PORT_P0_TX_PRI_MAP_PRI4_SHIFT (0x00000010u)
  122. #define CPSW_PORT_P0_TX_PRI_MAP_PRI5 (0x00300000u)
  123. #define CPSW_PORT_P0_TX_PRI_MAP_PRI5_SHIFT (0x00000014u)
  124. #define CPSW_PORT_P0_TX_PRI_MAP_PRI6 (0x03000000u)
  125. #define CPSW_PORT_P0_TX_PRI_MAP_PRI6_SHIFT (0x00000018u)
  126. #define CPSW_PORT_P0_TX_PRI_MAP_PRI7 (0x30000000u)
  127. #define CPSW_PORT_P0_TX_PRI_MAP_PRI7_SHIFT (0x0000001Cu)
  128. /* P0_CPDMA_TX_PRI_MAP */
  129. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI0 (0x00000007u)
  130. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI0_SHIFT (0x00000000u)
  131. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI1 (0x00000070u)
  132. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI1_SHIFT (0x00000004u)
  133. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI2 (0x00000700u)
  134. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI2_SHIFT (0x00000008u)
  135. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI3 (0x00007000u)
  136. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI3_SHIFT (0x0000000Cu)
  137. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI4 (0x00070000u)
  138. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI4_SHIFT (0x00000010u)
  139. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI5 (0x00700000u)
  140. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI5_SHIFT (0x00000014u)
  141. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI6 (0x07000000u)
  142. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI6_SHIFT (0x00000018u)
  143. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI7 (0x70000000u)
  144. #define CPSW_PORT_P0_CPDMA_TX_PRI_MAP_PRI7_SHIFT (0x0000001Cu)
  145. /* P0_CPDMA_RX_CH_MAP */
  146. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI0 (0x00000007u)
  147. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI0_SHIFT (0x00000000u)
  148. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI1 (0x00000070u)
  149. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI1_SHIFT (0x00000004u)
  150. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI2 (0x00000700u)
  151. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI2_SHIFT (0x00000008u)
  152. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI3 (0x00007000u)
  153. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P1_PRI3_SHIFT (0x0000000Cu)
  154. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI0 (0x00070000u)
  155. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI0_SHIFT (0x00000010u)
  156. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI1 (0x00700000u)
  157. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI1_SHIFT (0x00000014u)
  158. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI2 (0x07000000u)
  159. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI2_SHIFT (0x00000018u)
  160. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI3 (0x70000000u)
  161. #define CPSW_PORT_P0_CPDMA_RX_CH_MAP_P2_PRI3_SHIFT (0x0000001Cu)
  162. /* P0_RX_DSCP_PRI_MAP0 */
  163. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI0 (0x00000007u)
  164. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI0_SHIFT (0x00000000u)
  165. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI1 (0x00000070u)
  166. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI1_SHIFT (0x00000004u)
  167. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI2 (0x00000700u)
  168. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI2_SHIFT (0x00000008u)
  169. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI3 (0x00007000u)
  170. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI3_SHIFT (0x0000000Cu)
  171. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI4 (0x00070000u)
  172. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI4_SHIFT (0x00000010u)
  173. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI5 (0x00700000u)
  174. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI5_SHIFT (0x00000014u)
  175. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI6 (0x07000000u)
  176. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI6_SHIFT (0x00000018u)
  177. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI7 (0x70000000u)
  178. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP0_PRI7_SHIFT (0x0000001Cu)
  179. /* P0_RX_DSCP_PRI_MAP1 */
  180. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI10 (0x00000700u)
  181. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI10_SHIFT (0x00000008u)
  182. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI11 (0x00007000u)
  183. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI11_SHIFT (0x0000000Cu)
  184. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI12 (0x00070000u)
  185. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI12_SHIFT (0x00000010u)
  186. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI13 (0x00700000u)
  187. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI13_SHIFT (0x00000014u)
  188. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI14 (0x07000000u)
  189. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI14_SHIFT (0x00000018u)
  190. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI15 (0x70000000u)
  191. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI15_SHIFT (0x0000001Cu)
  192. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI8 (0x00000007u)
  193. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI8_SHIFT (0x00000000u)
  194. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI9 (0x00000070u)
  195. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP1_PRI9_SHIFT (0x00000004u)
  196. /* P0_RX_DSCP_PRI_MAP2 */
  197. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI16 (0x00000007u)
  198. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI16_SHIFT (0x00000000u)
  199. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI17 (0x00000070u)
  200. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI17_SHIFT (0x00000004u)
  201. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI18 (0x00000700u)
  202. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI18_SHIFT (0x00000008u)
  203. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI19 (0x00007000u)
  204. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI19_SHIFT (0x0000000Cu)
  205. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI20 (0x00070000u)
  206. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI20_SHIFT (0x00000010u)
  207. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI21 (0x00700000u)
  208. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI21_SHIFT (0x00000014u)
  209. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI22 (0x07000000u)
  210. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI22_SHIFT (0x00000018u)
  211. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI23 (0x70000000u)
  212. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP2_PRI23_SHIFT (0x0000001Cu)
  213. /* P0_RX_DSCP_PRI_MAP3 */
  214. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI24 (0x00000007u)
  215. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI24_SHIFT (0x00000000u)
  216. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI25 (0x00000070u)
  217. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI25_SHIFT (0x00000004u)
  218. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI26 (0x00000700u)
  219. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI26_SHIFT (0x00000008u)
  220. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI27 (0x00007000u)
  221. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI27_SHIFT (0x0000000Cu)
  222. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI28 (0x00070000u)
  223. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI28_SHIFT (0x00000010u)
  224. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI29 (0x00700000u)
  225. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI29_SHIFT (0x00000014u)
  226. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI30 (0x07000000u)
  227. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI30_SHIFT (0x00000018u)
  228. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI31 (0x70000000u)
  229. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP3_PRI31_SHIFT (0x0000001Cu)
  230. /* P0_RX_DSCP_PRI_MAP4 */
  231. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI32 (0x00000007u)
  232. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI32_SHIFT (0x00000000u)
  233. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI33 (0x00000070u)
  234. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI33_SHIFT (0x00000004u)
  235. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI34 (0x00000700u)
  236. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI34_SHIFT (0x00000008u)
  237. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI35 (0x00007000u)
  238. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI35_SHIFT (0x0000000Cu)
  239. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI36 (0x00070000u)
  240. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI36_SHIFT (0x00000010u)
  241. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI37 (0x00700000u)
  242. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI37_SHIFT (0x00000014u)
  243. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI38 (0x07000000u)
  244. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI38_SHIFT (0x00000018u)
  245. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI39 (0x70000000u)
  246. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP4_PRI39_SHIFT (0x0000001Cu)
  247. /* P0_RX_DSCP_PRI_MAP5 */
  248. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI40 (0x00000007u)
  249. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI40_SHIFT (0x00000000u)
  250. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI41 (0x00000070u)
  251. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI41_SHIFT (0x00000004u)
  252. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI42 (0x00000700u)
  253. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI42_SHIFT (0x00000008u)
  254. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI43 (0x00007000u)
  255. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI43_SHIFT (0x0000000Cu)
  256. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI44 (0x00070000u)
  257. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI44_SHIFT (0x00000010u)
  258. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI45 (0x00700000u)
  259. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI45_SHIFT (0x00000014u)
  260. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI46 (0x07000000u)
  261. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI46_SHIFT (0x00000018u)
  262. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI47 (0x70000000u)
  263. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP5_PRI47_SHIFT (0x0000001Cu)
  264. /* P0_RX_DSCP_PRI_MAP6 */
  265. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI48 (0x00000007u)
  266. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI48_SHIFT (0x00000000u)
  267. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI49 (0x00000070u)
  268. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI49_SHIFT (0x00000004u)
  269. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI50 (0x00000700u)
  270. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI50_SHIFT (0x00000008u)
  271. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI51 (0x00007000u)
  272. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI51_SHIFT (0x0000000Cu)
  273. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI52 (0x00070000u)
  274. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI52_SHIFT (0x00000010u)
  275. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI53 (0x00700000u)
  276. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI53_SHIFT (0x00000014u)
  277. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI54 (0x07000000u)
  278. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI54_SHIFT (0x00000018u)
  279. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI55 (0x70000000u)
  280. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP6_PRI55_SHIFT (0x0000001Cu)
  281. /* P0_RX_DSCP_PRI_MAP7 */
  282. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI56 (0x00000007u)
  283. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI56_SHIFT (0x00000000u)
  284. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI57 (0x00000070u)
  285. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI57_SHIFT (0x00000004u)
  286. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI58 (0x00000700u)
  287. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI58_SHIFT (0x00000008u)
  288. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI59 (0x00007000u)
  289. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI59_SHIFT (0x0000000Cu)
  290. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI60 (0x00070000u)
  291. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI60_SHIFT (0x00000010u)
  292. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI61 (0x00700000u)
  293. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI61_SHIFT (0x00000014u)
  294. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI62 (0x07000000u)
  295. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI62_SHIFT (0x00000018u)
  296. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI63 (0x70000000u)
  297. #define CPSW_PORT_P0_RX_DSCP_PRI_MAP7_PRI63_SHIFT (0x0000001Cu)
  298. /* P1_CONTROL */
  299. #define CPSW_PORT_P1_CONTROL_P1_DSCP_PRI_EN (0x00010000u)
  300. #define CPSW_PORT_P1_CONTROL_P1_DSCP_PRI_EN_SHIFT (0x00000010u)
  301. #define CPSW_PORT_P1_CONTROL_P1_PASS_PRI_TAGGED (0x01000000u)
  302. #define CPSW_PORT_P1_CONTROL_P1_PASS_PRI_TAGGED_SHIFT (0x00000018u)
  303. #define CPSW_PORT_P1_CONTROL_P1_TS_129 (0x00000200u)
  304. #define CPSW_PORT_P1_CONTROL_P1_TS_129_SHIFT (0x00000009u)
  305. #define CPSW_PORT_P1_CONTROL_P1_TS_130 (0x00000400u)
  306. #define CPSW_PORT_P1_CONTROL_P1_TS_130_SHIFT (0x0000000Au)
  307. #define CPSW_PORT_P1_CONTROL_P1_TS_131 (0x00000800u)
  308. #define CPSW_PORT_P1_CONTROL_P1_TS_131_SHIFT (0x0000000Bu)
  309. #define CPSW_PORT_P1_CONTROL_P1_TS_132 (0x00001000u)
  310. #define CPSW_PORT_P1_CONTROL_P1_TS_132_SHIFT (0x0000000Cu)
  311. #define CPSW_PORT_P1_CONTROL_P1_TS_319 (0x00002000u)
  312. #define CPSW_PORT_P1_CONTROL_P1_TS_319_SHIFT (0x0000000Du)
  313. #define CPSW_PORT_P1_CONTROL_P1_TS_320 (0x00004000u)
  314. #define CPSW_PORT_P1_CONTROL_P1_TS_320_SHIFT (0x0000000Eu)
  315. #define CPSW_PORT_P1_CONTROL_P1_TS_ANNEX_D_EN (0x00000010u)
  316. #define CPSW_PORT_P1_CONTROL_P1_TS_ANNEX_D_EN_SHIFT (0x00000004u)
  317. #define CPSW_PORT_P1_CONTROL_P1_TS_LTYPE1_EN (0x00000004u)
  318. #define CPSW_PORT_P1_CONTROL_P1_TS_LTYPE1_EN_SHIFT (0x00000002u)
  319. #define CPSW_PORT_P1_CONTROL_P1_TS_LTYPE2_EN (0x00000008u)
  320. #define CPSW_PORT_P1_CONTROL_P1_TS_LTYPE2_EN_SHIFT (0x00000003u)
  321. #define CPSW_PORT_P1_CONTROL_P1_TS_RX_EN (0x00000001u)
  322. #define CPSW_PORT_P1_CONTROL_P1_TS_RX_EN_SHIFT (0x00000000u)
  323. #define CPSW_PORT_P1_CONTROL_P1_TS_TX_EN (0x00000002u)
  324. #define CPSW_PORT_P1_CONTROL_P1_TS_TX_EN_SHIFT (0x00000001u)
  325. #define CPSW_PORT_P1_CONTROL_P1_VLAN_LTYPE1_EN (0x00100000u)
  326. #define CPSW_PORT_P1_CONTROL_P1_VLAN_LTYPE1_EN_SHIFT (0x00000014u)
  327. #define CPSW_PORT_P1_CONTROL_P1_VLAN_LTYPE2_EN (0x00200000u)
  328. #define CPSW_PORT_P1_CONTROL_P1_VLAN_LTYPE2_EN_SHIFT (0x00000015u)
  329. /* P1_MAX_BLKS */
  330. #define CPSW_PORT_P1_MAX_BLKS_P1_RX_MAX_BLKS (0x0000000Fu)
  331. #define CPSW_PORT_P1_MAX_BLKS_P1_RX_MAX_BLKS_SHIFT (0x00000000u)
  332. #define CPSW_PORT_P1_MAX_BLKS_P1_TX_MAX_BLKS (0x000001F0u)
  333. #define CPSW_PORT_P1_MAX_BLKS_P1_TX_MAX_BLKS_SHIFT (0x00000004u)
  334. /* P1_BLK_CNT */
  335. #define CPSW_PORT_P1_BLK_CNT_P1_RX_BLK_CNT (0x0000000Fu)
  336. #define CPSW_PORT_P1_BLK_CNT_P1_RX_BLK_CNT_SHIFT (0x00000000u)
  337. #define CPSW_PORT_P1_BLK_CNT_P1_TX_BLK_CNT (0x000001F0u)
  338. #define CPSW_PORT_P1_BLK_CNT_P1_TX_BLK_CNT_SHIFT (0x00000004u)
  339. /* P1_TX_IN_CTL */
  340. #define CPSW_PORT_P1_TX_IN_CTL_HOST_BLKS_REM (0x0F000000u)
  341. #define CPSW_PORT_P1_TX_IN_CTL_HOST_BLKS_REM_SHIFT (0x00000018u)
  342. #define CPSW_PORT_P1_TX_IN_CTL_TX_BLKS_REM (0x0000F000u)
  343. #define CPSW_PORT_P1_TX_IN_CTL_TX_BLKS_REM_SHIFT (0x0000000Cu)
  344. #define CPSW_PORT_P1_TX_IN_CTL_TX_IN_SEL (0x00030000u)
  345. #define CPSW_PORT_P1_TX_IN_CTL_TX_IN_SEL_SHIFT (0x00000010u)
  346. #define CPSW_PORT_P1_TX_IN_CTL_TX_PRI_WDS (0x000003FFu)
  347. #define CPSW_PORT_P1_TX_IN_CTL_TX_PRI_WDS_SHIFT (0x00000000u)
  348. #define CPSW_PORT_P1_TX_IN_CTL_TX_RATE_EN (0x00F00000u)
  349. #define CPSW_PORT_P1_TX_IN_CTL_TX_RATE_EN_SHIFT (0x00000014u)
  350. /* P1_PORT_VLAN */
  351. #define CPSW_PORT_P1_PORT_VLAN_PORT_CFI (0x00001000u)
  352. #define CPSW_PORT_P1_PORT_VLAN_PORT_CFI_SHIFT (0x0000000Cu)
  353. #define CPSW_PORT_P1_PORT_VLAN_PORT_PRI (0x0000E000u)
  354. #define CPSW_PORT_P1_PORT_VLAN_PORT_PRI_SHIFT (0x0000000Du)
  355. #define CPSW_PORT_P1_PORT_VLAN_PORT_VID (0x00000FFFu)
  356. #define CPSW_PORT_P1_PORT_VLAN_PORT_VID_SHIFT (0x00000000u)
  357. /* P1_TX_PRI_MAP */
  358. #define CPSW_PORT_P1_TX_PRI_MAP_PRI0 (0x00000003u)
  359. #define CPSW_PORT_P1_TX_PRI_MAP_PRI0_SHIFT (0x00000000u)
  360. #define CPSW_PORT_P1_TX_PRI_MAP_PRI1 (0x00000030u)
  361. #define CPSW_PORT_P1_TX_PRI_MAP_PRI1_SHIFT (0x00000004u)
  362. #define CPSW_PORT_P1_TX_PRI_MAP_PRI2 (0x00000300u)
  363. #define CPSW_PORT_P1_TX_PRI_MAP_PRI2_SHIFT (0x00000008u)
  364. #define CPSW_PORT_P1_TX_PRI_MAP_PRI3 (0x00003000u)
  365. #define CPSW_PORT_P1_TX_PRI_MAP_PRI3_SHIFT (0x0000000Cu)
  366. #define CPSW_PORT_P1_TX_PRI_MAP_PRI4 (0x00030000u)
  367. #define CPSW_PORT_P1_TX_PRI_MAP_PRI4_SHIFT (0x00000010u)
  368. #define CPSW_PORT_P1_TX_PRI_MAP_PRI5 (0x00300000u)
  369. #define CPSW_PORT_P1_TX_PRI_MAP_PRI5_SHIFT (0x00000014u)
  370. #define CPSW_PORT_P1_TX_PRI_MAP_PRI6 (0x03000000u)
  371. #define CPSW_PORT_P1_TX_PRI_MAP_PRI6_SHIFT (0x00000018u)
  372. #define CPSW_PORT_P1_TX_PRI_MAP_PRI7 (0x30000000u)
  373. #define CPSW_PORT_P1_TX_PRI_MAP_PRI7_SHIFT (0x0000001Cu)
  374. /* P1_TS_SEQ_MTYPE */
  375. #define CPSW_PORT_P1_TS_SEQ_MTYPE_P1_TS_MSG_TYPE_EN (0x0000FFFFu)
  376. #define CPSW_PORT_P1_TS_SEQ_MTYPE_P1_TS_MSG_TYPE_EN_SHIFT (0x00000000u)
  377. #define CPSW_PORT_P1_TS_SEQ_MTYPE_P1_TS_SEQ_ID_OFFSET (0x003F0000u)
  378. #define CPSW_PORT_P1_TS_SEQ_MTYPE_P1_TS_SEQ_ID_OFFSET_SHIFT (0x00000010u)
  379. /* P1_SA_LO */
  380. #define CPSW_PORT_P1_SA_LO_MACSRCADDR_15_8 (0x000000FFu)
  381. #define CPSW_PORT_P1_SA_LO_MACSRCADDR_15_8_SHIFT (0x00000000u)
  382. #define CPSW_PORT_P1_SA_LO_MACSRCADDR_7_0 (0x0000FF00u)
  383. #define CPSW_PORT_P1_SA_LO_MACSRCADDR_7_0_SHIFT (0x00000008u)
  384. /* P1_SA_HI */
  385. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_23_16 (0xFF000000u)
  386. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_23_16_SHIFT (0x00000018u)
  387. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_31_24 (0x00FF0000u)
  388. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_31_24_SHIFT (0x00000010u)
  389. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_39_32 (0x0000FF00u)
  390. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_39_32_SHIFT (0x00000008u)
  391. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_47_40 (0x000000FFu)
  392. #define CPSW_PORT_P1_SA_HI_MACSRCADDR_47_40_SHIFT (0x00000000u)
  393. /* P1_SEND_PERCENT */
  394. #define CPSW_PORT_P1_SEND_PERCENT_PRI1_SEND_PERCENT (0x0000007Fu)
  395. #define CPSW_PORT_P1_SEND_PERCENT_PRI1_SEND_PERCENT_SHIFT (0x00000000u)
  396. #define CPSW_PORT_P1_SEND_PERCENT_PRI2_SEND_PERCENT (0x00007F00u)
  397. #define CPSW_PORT_P1_SEND_PERCENT_PRI2_SEND_PERCENT_SHIFT (0x00000008u)
  398. #define CPSW_PORT_P1_SEND_PERCENT_PRI3_SEND_PERCENT (0x007F0000u)
  399. #define CPSW_PORT_P1_SEND_PERCENT_PRI3_SEND_PERCENT_SHIFT (0x00000010u)
  400. /* P1_RX_DSCP_PRI_MAP0 */
  401. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI0 (0x00000007u)
  402. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI0_SHIFT (0x00000000u)
  403. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI1 (0x00000070u)
  404. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI1_SHIFT (0x00000004u)
  405. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI2 (0x00000700u)
  406. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI2_SHIFT (0x00000008u)
  407. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI3 (0x00007000u)
  408. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI3_SHIFT (0x0000000Cu)
  409. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI4 (0x00070000u)
  410. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI4_SHIFT (0x00000010u)
  411. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI5 (0x00700000u)
  412. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI5_SHIFT (0x00000014u)
  413. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI6 (0x07000000u)
  414. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI6_SHIFT (0x00000018u)
  415. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI7 (0x70000000u)
  416. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP0_PRI7_SHIFT (0x0000001Cu)
  417. /* P1_RX_DSCP_PRI_MAP1 */
  418. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI10 (0x00000700u)
  419. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI10_SHIFT (0x00000008u)
  420. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI11 (0x00007000u)
  421. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI11_SHIFT (0x0000000Cu)
  422. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI12 (0x00070000u)
  423. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI12_SHIFT (0x00000010u)
  424. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI13 (0x00700000u)
  425. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI13_SHIFT (0x00000014u)
  426. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI14 (0x07000000u)
  427. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI14_SHIFT (0x00000018u)
  428. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI15 (0x70000000u)
  429. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI15_SHIFT (0x0000001Cu)
  430. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI8 (0x00000007u)
  431. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI8_SHIFT (0x00000000u)
  432. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI9 (0x00000070u)
  433. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP1_PRI9_SHIFT (0x00000004u)
  434. /* P1_RX_DSCP_PRI_MAP2 */
  435. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI16 (0x00000007u)
  436. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI16_SHIFT (0x00000000u)
  437. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI17 (0x00000070u)
  438. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI17_SHIFT (0x00000004u)
  439. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI18 (0x00000700u)
  440. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI18_SHIFT (0x00000008u)
  441. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI19 (0x00007000u)
  442. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI19_SHIFT (0x0000000Cu)
  443. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI20 (0x00070000u)
  444. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI20_SHIFT (0x00000010u)
  445. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI21 (0x00700000u)
  446. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI21_SHIFT (0x00000014u)
  447. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI22 (0x07000000u)
  448. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI22_SHIFT (0x00000018u)
  449. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI23 (0x70000000u)
  450. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP2_PRI23_SHIFT (0x0000001Cu)
  451. /* P1_RX_DSCP_PRI_MAP3 */
  452. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI24 (0x00000007u)
  453. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI24_SHIFT (0x00000000u)
  454. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI25 (0x00000070u)
  455. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI25_SHIFT (0x00000004u)
  456. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI26 (0x00000700u)
  457. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI26_SHIFT (0x00000008u)
  458. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI27 (0x00007000u)
  459. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI27_SHIFT (0x0000000Cu)
  460. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI28 (0x00070000u)
  461. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI28_SHIFT (0x00000010u)
  462. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI29 (0x00700000u)
  463. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI29_SHIFT (0x00000014u)
  464. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI30 (0x07000000u)
  465. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI30_SHIFT (0x00000018u)
  466. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI31 (0x70000000u)
  467. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP3_PRI31_SHIFT (0x0000001Cu)
  468. /* P1_RX_DSCP_PRI_MAP4 */
  469. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI32 (0x00000007u)
  470. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI32_SHIFT (0x00000000u)
  471. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI33 (0x00000070u)
  472. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI33_SHIFT (0x00000004u)
  473. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI34 (0x00000700u)
  474. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI34_SHIFT (0x00000008u)
  475. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI35 (0x00007000u)
  476. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI35_SHIFT (0x0000000Cu)
  477. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI36 (0x00070000u)
  478. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI36_SHIFT (0x00000010u)
  479. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI37 (0x00700000u)
  480. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI37_SHIFT (0x00000014u)
  481. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI38 (0x07000000u)
  482. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI38_SHIFT (0x00000018u)
  483. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI39 (0x70000000u)
  484. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP4_PRI39_SHIFT (0x0000001Cu)
  485. /* P1_RX_DSCP_PRI_MAP5 */
  486. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI40 (0x00000007u)
  487. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI40_SHIFT (0x00000000u)
  488. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI41 (0x00000070u)
  489. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI41_SHIFT (0x00000004u)
  490. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI42 (0x00000700u)
  491. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI42_SHIFT (0x00000008u)
  492. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI43 (0x00007000u)
  493. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI43_SHIFT (0x0000000Cu)
  494. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI44 (0x00070000u)
  495. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI44_SHIFT (0x00000010u)
  496. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI45 (0x00700000u)
  497. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI45_SHIFT (0x00000014u)
  498. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI46 (0x07000000u)
  499. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI46_SHIFT (0x00000018u)
  500. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI47 (0x70000000u)
  501. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP5_PRI47_SHIFT (0x0000001Cu)
  502. /* P1_RX_DSCP_PRI_MAP6 */
  503. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI48 (0x00000007u)
  504. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI48_SHIFT (0x00000000u)
  505. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI49 (0x00000070u)
  506. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI49_SHIFT (0x00000004u)
  507. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI50 (0x00000700u)
  508. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI50_SHIFT (0x00000008u)
  509. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI51 (0x00007000u)
  510. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI51_SHIFT (0x0000000Cu)
  511. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI52 (0x00070000u)
  512. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI52_SHIFT (0x00000010u)
  513. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI53 (0x00700000u)
  514. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI53_SHIFT (0x00000014u)
  515. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI54 (0x07000000u)
  516. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI54_SHIFT (0x00000018u)
  517. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI55 (0x70000000u)
  518. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP6_PRI55_SHIFT (0x0000001Cu)
  519. /* P1_RX_DSCP_PRI_MAP7 */
  520. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI56 (0x00000007u)
  521. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI56_SHIFT (0x00000000u)
  522. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI57 (0x00000070u)
  523. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI57_SHIFT (0x00000004u)
  524. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI58 (0x00000700u)
  525. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI58_SHIFT (0x00000008u)
  526. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI59 (0x00007000u)
  527. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI59_SHIFT (0x0000000Cu)
  528. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI60 (0x00070000u)
  529. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI60_SHIFT (0x00000010u)
  530. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI61 (0x00700000u)
  531. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI61_SHIFT (0x00000014u)
  532. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI62 (0x07000000u)
  533. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI62_SHIFT (0x00000018u)
  534. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI63 (0x70000000u)
  535. #define CPSW_PORT_P1_RX_DSCP_PRI_MAP7_PRI63_SHIFT (0x0000001Cu)
  536. /* P2_CONTROL */
  537. #define CPSW_PORT_P2_CONTROL_P2_DSCP_PRI_EN (0x00010000u)
  538. #define CPSW_PORT_P2_CONTROL_P2_DSCP_PRI_EN_SHIFT (0x00000010u)
  539. #define CPSW_PORT_P2_CONTROL_P2_PASS_PRI_TAGGED (0x01000000u)
  540. #define CPSW_PORT_P2_CONTROL_P2_PASS_PRI_TAGGED_SHIFT (0x00000018u)
  541. #define CPSW_PORT_P2_CONTROL_P2_TS_129 (0x00080000u)
  542. #define CPSW_PORT_P2_CONTROL_P2_TS_129_SHIFT (0x00000013u)
  543. #define CPSW_PORT_P2_CONTROL_P2_TS_130 (0x00000400u)
  544. #define CPSW_PORT_P2_CONTROL_P2_TS_130_SHIFT (0x0000000Au)
  545. #define CPSW_PORT_P2_CONTROL_P2_TS_131 (0x00000800u)
  546. #define CPSW_PORT_P2_CONTROL_P2_TS_131_SHIFT (0x0000000Bu)
  547. #define CPSW_PORT_P2_CONTROL_P2_TS_132 (0x00001000u)
  548. #define CPSW_PORT_P2_CONTROL_P2_TS_132_SHIFT (0x0000000Cu)
  549. #define CPSW_PORT_P2_CONTROL_P2_TS_319 (0x00002000u)
  550. #define CPSW_PORT_P2_CONTROL_P2_TS_319_SHIFT (0x0000000Du)
  551. #define CPSW_PORT_P2_CONTROL_P2_TS_320 (0x00004000u)
  552. #define CPSW_PORT_P2_CONTROL_P2_TS_320_SHIFT (0x0000000Eu)
  553. #define CPSW_PORT_P2_CONTROL_P2_TS_ANNEX_D_EN (0x00000010u)
  554. #define CPSW_PORT_P2_CONTROL_P2_TS_ANNEX_D_EN_SHIFT (0x00000004u)
  555. #define CPSW_PORT_P2_CONTROL_P2_TS_LTYPE1_EN (0x00000004u)
  556. #define CPSW_PORT_P2_CONTROL_P2_TS_LTYPE1_EN_SHIFT (0x00000002u)
  557. #define CPSW_PORT_P2_CONTROL_P2_TS_LTYPE2_EN (0x00000008u)
  558. #define CPSW_PORT_P2_CONTROL_P2_TS_LTYPE2_EN_SHIFT (0x00000003u)
  559. #define CPSW_PORT_P2_CONTROL_P2_TS_RX_EN (0x00000001u)
  560. #define CPSW_PORT_P2_CONTROL_P2_TS_RX_EN_SHIFT (0x00000000u)
  561. #define CPSW_PORT_P2_CONTROL_P2_TS_TX_EN (0x00000002u)
  562. #define CPSW_PORT_P2_CONTROL_P2_TS_TX_EN_SHIFT (0x00000001u)
  563. #define CPSW_PORT_P2_CONTROL_P2_VLAN_LTYPE1_EN (0x00100000u)
  564. #define CPSW_PORT_P2_CONTROL_P2_VLAN_LTYPE1_EN_SHIFT (0x00000014u)
  565. #define CPSW_PORT_P2_CONTROL_P2_VLAN_LTYPE2_EN (0x00200000u)
  566. #define CPSW_PORT_P2_CONTROL_P2_VLAN_LTYPE2_EN_SHIFT (0x00000015u)
  567. /* P2_MAX_BLKS */
  568. #define CPSW_PORT_P2_MAX_BLKS_P2_RX_MAX_BLKS (0x0000000Fu)
  569. #define CPSW_PORT_P2_MAX_BLKS_P2_RX_MAX_BLKS_SHIFT (0x00000000u)
  570. #define CPSW_PORT_P2_MAX_BLKS_P2_TX_MAX_BLKS (0x000001F0u)
  571. #define CPSW_PORT_P2_MAX_BLKS_P2_TX_MAX_BLKS_SHIFT (0x00000004u)
  572. /* P2_BLK_CNT */
  573. #define CPSW_PORT_P2_BLK_CNT_P2_RX_BLK_CNT (0x0000000Fu)
  574. #define CPSW_PORT_P2_BLK_CNT_P2_RX_BLK_CNT_SHIFT (0x00000000u)
  575. #define CPSW_PORT_P2_BLK_CNT_P2_TX_BLK_CNT (0x000001F0u)
  576. #define CPSW_PORT_P2_BLK_CNT_P2_TX_BLK_CNT_SHIFT (0x00000004u)
  577. /* P2_TX_IN_CTL */
  578. #define CPSW_PORT_P2_TX_IN_CTL_HOST_BLKS_REM (0x0F000000u)
  579. #define CPSW_PORT_P2_TX_IN_CTL_HOST_BLKS_REM_SHIFT (0x00000018u)
  580. #define CPSW_PORT_P2_TX_IN_CTL_TX_BLKS_REM (0x0000F000u)
  581. #define CPSW_PORT_P2_TX_IN_CTL_TX_BLKS_REM_SHIFT (0x0000000Cu)
  582. #define CPSW_PORT_P2_TX_IN_CTL_TX_IN_SEL (0x00030000u)
  583. #define CPSW_PORT_P2_TX_IN_CTL_TX_IN_SEL_SHIFT (0x00000010u)
  584. #define CPSW_PORT_P2_TX_IN_CTL_TX_PRI_WDS (0x000003FFu)
  585. #define CPSW_PORT_P2_TX_IN_CTL_TX_PRI_WDS_SHIFT (0x00000000u)
  586. #define CPSW_PORT_P2_TX_IN_CTL_TX_RATE_EN (0x00F00000u)
  587. #define CPSW_PORT_P2_TX_IN_CTL_TX_RATE_EN_SHIFT (0x00000014u)
  588. /* P2_PORT_VLAN */
  589. #define CPSW_PORT_P2_PORT_VLAN_PORT_CFI (0x00001000u)
  590. #define CPSW_PORT_P2_PORT_VLAN_PORT_CFI_SHIFT (0x0000000Cu)
  591. #define CPSW_PORT_P2_PORT_VLAN_PORT_PRI (0x0000E000u)
  592. #define CPSW_PORT_P2_PORT_VLAN_PORT_PRI_SHIFT (0x0000000Du)
  593. #define CPSW_PORT_P2_PORT_VLAN_PORT_VID (0x00000FFFu)
  594. #define CPSW_PORT_P2_PORT_VLAN_PORT_VID_SHIFT (0x00000000u)
  595. /* P2_TX_PRI_MAP */
  596. #define CPSW_PORT_P2_TX_PRI_MAP_PRI0 (0x00000003u)
  597. #define CPSW_PORT_P2_TX_PRI_MAP_PRI0_SHIFT (0x00000000u)
  598. #define CPSW_PORT_P2_TX_PRI_MAP_PRI1 (0x00000030u)
  599. #define CPSW_PORT_P2_TX_PRI_MAP_PRI1_SHIFT (0x00000004u)
  600. #define CPSW_PORT_P2_TX_PRI_MAP_PRI2 (0x00000300u)
  601. #define CPSW_PORT_P2_TX_PRI_MAP_PRI2_SHIFT (0x00000008u)
  602. #define CPSW_PORT_P2_TX_PRI_MAP_PRI3 (0x00003000u)
  603. #define CPSW_PORT_P2_TX_PRI_MAP_PRI3_SHIFT (0x0000000Cu)
  604. #define CPSW_PORT_P2_TX_PRI_MAP_PRI4 (0x00030000u)
  605. #define CPSW_PORT_P2_TX_PRI_MAP_PRI4_SHIFT (0x00000010u)
  606. #define CPSW_PORT_P2_TX_PRI_MAP_PRI5 (0x00300000u)
  607. #define CPSW_PORT_P2_TX_PRI_MAP_PRI5_SHIFT (0x00000014u)
  608. #define CPSW_PORT_P2_TX_PRI_MAP_PRI6 (0x03000000u)
  609. #define CPSW_PORT_P2_TX_PRI_MAP_PRI6_SHIFT (0x00000018u)
  610. #define CPSW_PORT_P2_TX_PRI_MAP_PRI7 (0x30000000u)
  611. #define CPSW_PORT_P2_TX_PRI_MAP_PRI7_SHIFT (0x0000001Cu)
  612. /* P2_TS_SEQ_MTYPE */
  613. #define CPSW_PORT_P2_TS_SEQ_MTYPE_P2_TS_MSG_TYPE_EN (0x0000FFFFu)
  614. #define CPSW_PORT_P2_TS_SEQ_MTYPE_P2_TS_MSG_TYPE_EN_SHIFT (0x00000000u)
  615. #define CPSW_PORT_P2_TS_SEQ_MTYPE_P2_TS_SEQ_ID_OFFSET (0x003F0000u)
  616. #define CPSW_PORT_P2_TS_SEQ_MTYPE_P2_TS_SEQ_ID_OFFSET_SHIFT (0x00000010u)
  617. /* P2_SA_LO */
  618. #define CPSW_PORT_P2_SA_LO_MACSRCADDR_15_8 (0x000000FFu)
  619. #define CPSW_PORT_P2_SA_LO_MACSRCADDR_15_8_SHIFT (0x00000000u)
  620. #define CPSW_PORT_P2_SA_LO_MACSRCADDR_7_0 (0x0000FF00u)
  621. #define CPSW_PORT_P2_SA_LO_MACSRCADDR_7_0_SHIFT (0x00000008u)
  622. /* P2_SA_HI */
  623. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_23_16 (0xFF000000u)
  624. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_23_16_SHIFT (0x00000018u)
  625. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_31_23 (0x00FF0000u)
  626. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_31_23_SHIFT (0x00000010u)
  627. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_39_32 (0x0000FF00u)
  628. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_39_32_SHIFT (0x00000008u)
  629. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_47_40 (0x000000FFu)
  630. #define CPSW_PORT_P2_SA_HI_MACSRCADDR_47_40_SHIFT (0x00000000u)
  631. /* P2_SEND_PERCENT */
  632. #define CPSW_PORT_P2_SEND_PERCENT_PRI1_SEND_PERCENT (0x0000007Fu)
  633. #define CPSW_PORT_P2_SEND_PERCENT_PRI1_SEND_PERCENT_SHIFT (0x00000000u)
  634. #define CPSW_PORT_P2_SEND_PERCENT_PRI2_SEND_PERCENT (0x00007F00u)
  635. #define CPSW_PORT_P2_SEND_PERCENT_PRI2_SEND_PERCENT_SHIFT (0x00000008u)
  636. #define CPSW_PORT_P2_SEND_PERCENT_PRI3_SEND_PERCENT (0x007F0000u)
  637. #define CPSW_PORT_P2_SEND_PERCENT_PRI3_SEND_PERCENT_SHIFT (0x00000010u)
  638. /* P2_RX_DSCP_PRI_MAP0 */
  639. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI0 (0x00000007u)
  640. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI0_SHIFT (0x00000000u)
  641. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI1 (0x00000070u)
  642. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI1_SHIFT (0x00000004u)
  643. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI2 (0x00000700u)
  644. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI2_SHIFT (0x00000008u)
  645. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI3 (0x00007000u)
  646. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI3_SHIFT (0x0000000Cu)
  647. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI4 (0x00070000u)
  648. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI4_SHIFT (0x00000010u)
  649. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI5 (0x00700000u)
  650. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI5_SHIFT (0x00000014u)
  651. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI6 (0x07000000u)
  652. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI6_SHIFT (0x00000018u)
  653. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI7 (0x70000000u)
  654. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP0_PRI7_SHIFT (0x0000001Cu)
  655. /* P2_RX_DSCP_PRI_MAP1 */
  656. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI10 (0x00000700u)
  657. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI10_SHIFT (0x00000008u)
  658. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI11 (0x00007000u)
  659. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI11_SHIFT (0x0000000Cu)
  660. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI12 (0x00070000u)
  661. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI12_SHIFT (0x00000010u)
  662. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI13 (0x00700000u)
  663. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI13_SHIFT (0x00000014u)
  664. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI14 (0x07000000u)
  665. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI14_SHIFT (0x00000018u)
  666. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI15 (0x70000000u)
  667. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI15_SHIFT (0x0000001Cu)
  668. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI8 (0x00000007u)
  669. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI8_SHIFT (0x00000000u)
  670. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI9 (0x00000070u)
  671. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP1_PRI9_SHIFT (0x00000004u)
  672. /* P2_RX_DSCP_PRI_MAP2 */
  673. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI16 (0x00000007u)
  674. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI16_SHIFT (0x00000000u)
  675. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI17 (0x00000070u)
  676. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI17_SHIFT (0x00000004u)
  677. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI18 (0x00000700u)
  678. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI18_SHIFT (0x00000008u)
  679. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI19 (0x00007000u)
  680. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI19_SHIFT (0x0000000Cu)
  681. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI20 (0x00070000u)
  682. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI20_SHIFT (0x00000010u)
  683. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI21 (0x00700000u)
  684. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI21_SHIFT (0x00000014u)
  685. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI22 (0x07000000u)
  686. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI22_SHIFT (0x00000018u)
  687. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI23 (0x70000000u)
  688. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP2_PRI23_SHIFT (0x0000001Cu)
  689. /* P2_RX_DSCP_PRI_MAP3 */
  690. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI24 (0x00000007u)
  691. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI24_SHIFT (0x00000000u)
  692. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI25 (0x00000070u)
  693. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI25_SHIFT (0x00000004u)
  694. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI26 (0x00000700u)
  695. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI26_SHIFT (0x00000008u)
  696. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI27 (0x00007000u)
  697. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI27_SHIFT (0x0000000Cu)
  698. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI28 (0x00070000u)
  699. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI28_SHIFT (0x00000010u)
  700. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI29 (0x00700000u)
  701. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI29_SHIFT (0x00000014u)
  702. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI30 (0x07000000u)
  703. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI30_SHIFT (0x00000018u)
  704. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI31 (0x70000000u)
  705. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP3_PRI31_SHIFT (0x0000001Cu)
  706. /* P2_RX_DSCP_PRI_MAP4 */
  707. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI32 (0x00000007u)
  708. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI32_SHIFT (0x00000000u)
  709. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI33 (0x00000070u)
  710. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI33_SHIFT (0x00000004u)
  711. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI34 (0x00000700u)
  712. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI34_SHIFT (0x00000008u)
  713. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI35 (0x00007000u)
  714. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI35_SHIFT (0x0000000Cu)
  715. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI36 (0x00070000u)
  716. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI36_SHIFT (0x00000010u)
  717. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI37 (0x00700000u)
  718. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI37_SHIFT (0x00000014u)
  719. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI38 (0x07000000u)
  720. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI38_SHIFT (0x00000018u)
  721. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI39 (0x70000000u)
  722. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP4_PRI39_SHIFT (0x0000001Cu)
  723. /* P2_RX_DSCP_PRI_MAP5 */
  724. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI40 (0x00000007u)
  725. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI40_SHIFT (0x00000000u)
  726. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI41 (0x00000070u)
  727. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI41_SHIFT (0x00000004u)
  728. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI42 (0x00000700u)
  729. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI42_SHIFT (0x00000008u)
  730. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI43 (0x00007000u)
  731. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI43_SHIFT (0x0000000Cu)
  732. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI44 (0x00070000u)
  733. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI44_SHIFT (0x00000010u)
  734. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI45 (0x00700000u)
  735. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI45_SHIFT (0x00000014u)
  736. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI46 (0x07000000u)
  737. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI46_SHIFT (0x00000018u)
  738. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI47 (0x70000000u)
  739. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP5_PRI47_SHIFT (0x0000001Cu)
  740. /* P2_RX_DSCP_PRI_MAP6 */
  741. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI48 (0x00000007u)
  742. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI48_SHIFT (0x00000000u)
  743. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI49 (0x00000070u)
  744. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI49_SHIFT (0x00000004u)
  745. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI50 (0x00000700u)
  746. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI50_SHIFT (0x00000008u)
  747. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI51 (0x00007000u)
  748. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI51_SHIFT (0x0000000Cu)
  749. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI52 (0x00070000u)
  750. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI52_SHIFT (0x00000010u)
  751. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI53 (0x00700000u)
  752. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI53_SHIFT (0x00000014u)
  753. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI54 (0x07000000u)
  754. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI54_SHIFT (0x00000018u)
  755. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI55 (0x70000000u)
  756. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP6_PRI55_SHIFT (0x0000001Cu)
  757. /* P2_RX_DSCP_PRI_MAP7 */
  758. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI56 (0x00000007u)
  759. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI56_SHIFT (0x00000000u)
  760. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI57 (0x00000070u)
  761. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI57_SHIFT (0x00000004u)
  762. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI58 (0x00000700u)
  763. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI58_SHIFT (0x00000008u)
  764. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI59 (0x00007000u)
  765. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI59_SHIFT (0x0000000Cu)
  766. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI60 (0x00070000u)
  767. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI60_SHIFT (0x00000010u)
  768. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI61 (0x00700000u)
  769. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI61_SHIFT (0x00000014u)
  770. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI62 (0x07000000u)
  771. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI62_SHIFT (0x00000018u)
  772. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI63 (0x70000000u)
  773. #define CPSW_PORT_P2_RX_DSCP_PRI_MAP7_PRI63_SHIFT (0x0000001Cu)
  774. #ifdef __cplusplus
  775. }
  776. #endif
  777. #endif