hw_tps65910.h 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097
  1. /**
  2. * @Component: PMIC
  3. *
  4. * @Filename: hw_tps65910.h
  5. *
  6. ============================================================================ */
  7. /*
  8. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  9. */
  10. /*
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. *
  18. * Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the
  21. * distribution.
  22. *
  23. * Neither the name of Texas Instruments Incorporated nor the names of
  24. * its contributors may be used to endorse or promote products derived
  25. * from this software without specific prior written permission.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  32. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  33. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  34. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  35. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  36. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  37. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef _TPS65910_H_
  41. #define _TPS65910_H_
  42. /***********************************************************************\
  43. * Register arrays Definition
  44. \***********************************************************************/
  45. /***********************************************************************\
  46. * Bundle arrays Definition
  47. \***********************************************************************/
  48. /***********************************************************************\
  49. * Bundles Definition
  50. \***********************************************************************/
  51. /*************************************************************************\
  52. * Registers Definition
  53. \*************************************************************************/
  54. /* Address of TPS65910A (PMIC - SR) over I2C0 */
  55. #define PMIC_SR_I2C_SLAVE_ADDR (0x12)
  56. #define PMIC_CNTL_I2C_SLAVE_ADDR (0x2D)
  57. #define SECONDS_REG (0x00)
  58. #define MINUTES_REG (0x01)
  59. #define HOURS_REG (0x02)
  60. #define DAYS_REG (0x03)
  61. #define MONTHS_REG (0x04)
  62. #define YEARS_REG (0x05)
  63. #define WEEKS_REG (0x06)
  64. #define ALARM_SECONDS_REG (0x08)
  65. #define ALARM_MINUTES_REG (0x09)
  66. #define ALARM_HOURS_REG (0x0A)
  67. #define ALARM_DAYS_REG RW (0x0B)
  68. #define ALARM_MONTHS_REG (0x0C)
  69. #define ALARM_YEARS_REG (0x0D)
  70. #define RTC_CTRL_REG RW (0x10)
  71. #define RTC_STATUS_REG (0x11)
  72. #define RTC_INTERRUPTS_REG (0x12)
  73. #define RTC_COMP_LSB_REG (0x13)
  74. #define RTC_COMP_MSB_REG (0x14)
  75. #define RTC_RES_PROG_REG (0x15)
  76. #define RTC_RESET_STATUS_REG (0x16)
  77. #define BCK1_REG (0x17)
  78. #define BCK2_REG (0x18)
  79. #define BCK3_REG (0x19)
  80. #define BCK4_REG (0x1A)
  81. #define BCK5_REG (0x1B)
  82. #define PUADEN_REG (0x1C)
  83. #define REF_REG (0x1D)
  84. #define VRTC_REG (0x1E)
  85. #define VIO_REG (0x20)
  86. #define VDD1_REG (0x21)
  87. #define VDD1_OP_REG (0x22)
  88. #define VDD1_SR_REG (0x23)
  89. #define VDD2_REG (0x24)
  90. #define VDD2_OP_REG (0x25)
  91. #define VDD2_SR_REG (0x26)
  92. #define VDD3_REG (0x27)
  93. #define VDIG1_REG (0x30)
  94. #define VDIG2_REG (0x31)
  95. #define VAUX1_REG (0x32)
  96. #define VAUX2_REG (0x33)
  97. #define VAUX33_REG (0x34)
  98. #define VMMC_REG (0x35)
  99. #define VPLL_REG (0x36)
  100. #define VDAC_REG (0x37)
  101. #define THERM_REG (0x38)
  102. #define BBCH_REG (0x39)
  103. #define DCDCCTRL_REG (0x3E)
  104. #define DEVCTRL_REG (0x3F)
  105. #define DEVCTRL2_REG (0x40)
  106. #define SLEEP_KEEP_LDO_ON_REG (0x41)
  107. #define SLEEP_KEEP_RES_ON_REG (0x42)
  108. #define SLEEP_SET_LDO_OFF_REG (0x43)
  109. #define SLEEP_SET_RES_OFF_REG (0x44)
  110. #define EN1_LDO_ASS_REG (0x45)
  111. #define EN1_SMPS_ASS_REG (0x46)
  112. #define EN2_LDO_ASS_REG (0x47)
  113. #define EN2_SMPS_ASS_REG (0x48)
  114. #define EN3_LDO_ASS_REG (0x49)
  115. #define SPARE_REG (0x4A)
  116. #define INT_STS_REG (0x50)
  117. #define INT_MSK_REG (0x51)
  118. #define INT_STS2_REG (0x52)
  119. #define INT_MSK2_REG (0x53)
  120. #define GPIO0_REG (0x60)
  121. #define JTAGVERNUM_REG (0x80)
  122. /**************************************************************************\
  123. * Field Definition Macros
  124. \**************************************************************************/
  125. /* SECONDS_REG */
  126. #define PMIC_SECONDS_REG_SEC0 (0x0Fu)
  127. #define PMIC_SECONDS_REG_SEC0_SHIFT (0x00u)
  128. #define PMIC_SECONDS_REG_SEC1 (0x70u)
  129. #define PMIC_SECONDS_REG_SEC1_SHIFT (0x04u)
  130. /* MINUTES_REG */
  131. #define PMIC_MINUTES_REG_MIN0 (0x0Fu)
  132. #define PMIC_MINUTES_REG_MIN0_SHIFT (0x00u)
  133. #define PMIC_MINUTES_REG_MIN1 (0x70u)
  134. #define PMIC_MINUTES_REG_MIN1_SHIFT (0x04u)
  135. /* HOURS_REG */
  136. #define PMIC_HOURS_REG_HOUR0 (0x0Fu)
  137. #define PMIC_HOURS_REG_HOUR0_SHIFT (0x00u)
  138. #define PMIC_HOURS_REG_HOUR1 (0x30u)
  139. #define PMIC_HOURS_REG_HOUR1_SHIFT (0x04u)
  140. #define PMIC_HOURS_REG_PM_NAM (0x80u)
  141. #define PMIC_HOURS_REG_PM_NAM_SHIFT (0x07u)
  142. #define PMIC_HOURS_REG_PM_NAM_AM (0x0u)
  143. #define PMIC_HOURS_REG_PM_NAM_PM (0x1u)
  144. /* DAYS_REG */
  145. #define PMIC_DAYS_REG_DAY0 (0x0Fu)
  146. #define PMIC_DAYS_REG_DAY0_SHIFT (0x00u)
  147. #define PMIC_DAYS_REG_DAY1 (0x30u)
  148. #define PMIC_DAYS_REG_DAY1_SHIFT (0x04u)
  149. /* MONTHS_REG */
  150. #define PMIC_MONTHS_REG_MONTH0 (0x0Fu)
  151. #define PMIC_MONTHS_REG_MONTH0_SHIFT (0x00u)
  152. #define PMIC_MONTHS_REG_MONTH1 (0x10u)
  153. #define PMIC_MONTHS_REG_MONTH1_SHIFT (0x04u)
  154. /* YEARS_REG */
  155. #define PMIC_YEARS_REG_YEAR0 (0x0Fu)
  156. #define PMIC_YEARS_REG_YEAR0_SHIFT (0x00u)
  157. #define PMIC_YEARS_REG_YEAR1 (0xF0u)
  158. #define PMIC_YEARS_REG_YEAR1_SHIFT (0x04u)
  159. /* WEEKS_REG */
  160. #define PMIC_WEEKS_REG_WEEK (0x07u)
  161. #define PMIC_WEEKS_REG_WEEK_SHIFT (0x00u)
  162. /* ALARM_SECONDS_REG */
  163. #define PMIC_ALARM_SECONDS_REGALARM_SEC0 (0x0Fu)
  164. #define PMIC_ALARM_SECONDS_REGALARM_SEC0_SHIFT (0x00u)
  165. #define PMIC_ALARM_SECONDS_REGALARM_SEC1 (0x70u)
  166. #define PMIC_ALARM_SECONDS_REGALARM_SEC1_SHIFT (0x04u)
  167. /* ALARM_MINUTES_REG */
  168. #define PMIC_ALARM_MINUTES_REG_ALARM_MIN0 (0x0Fu)
  169. #define PMIC_ALARM_MINUTES_REG_ALARM_MIN0_SHIFT (0x00u)
  170. #define PMIC_ALARM_MINUTES_REG_ALARM_MIN1 (0x70u)
  171. #define PMIC_ALARM_MINUTES_REG_ALARM_MIN1_SHIFT (0x04u)
  172. /* ALARM_HOURS_REG */
  173. #define PMIC_ALARM_HOURS_REG_ALARM_HOUR0 (0x0Fu)
  174. #define PMIC_ALARM_HOURS_REG_ALARM_HOUR0_SHIFT (0x00u)
  175. #define PMIC_ALARM_HOURS_REG_ALARM_HOUR1 (0x30u)
  176. #define PMIC_ALARM_HOURS_REG_ALARM_HOUR1_SHIFT (0x04u)
  177. #define PMIC_ALARM_HOURS_REG_ALARM_PM_NAM (0x80u)
  178. #define PMIC_ALARM_HOURS_REG_ALARM_PM_NAM_AM (0x0u)
  179. #define PMIC_ALARM_HOURS_REG_ALARM_PM_NAM_PM (0x1u)
  180. /* ALARM_DAYS_REG */
  181. #define PMIC_ALARM_DAYS_REG_ALARM_DAY0 (0x0Fu)
  182. #define PMIC_ALARM_DAYS_REG_ALARM_DAY0_SHIFT (0x00u)
  183. #define PMIC_ALARM_DAYS_REG_ALARM_DAY1 (0x30u)
  184. #define PMIC_ALARM_DAYS_REG_ALARM_DAY1_SHIFT (0x04u)
  185. /* ALARM_MONTHS_REG */
  186. #define PMIC_ALARM_MONTHS_REG_ALARM_MONTH0 (0x0Fu)
  187. #define PMIC_ALARM_MONTHS_REG_ALARM_MONTH0_SHIFT (0x00u)
  188. #define PMIC_ALARM_MONTHS_REG_ALARM_MONTH1 (0x10u)
  189. #define PMIC_ALARM_MONTHS_REG_ALARM_MONTH1_SHIFT (0x04u)
  190. /* ALARM_YEARS_REG */
  191. #define PMIC_ALARM_YEARS_REG_ALARM_YEAR0 (0x0Fu)
  192. #define PMIC_ALARM_YEARS_REG_ALARM_YEAR0_SHIFT (0x00u)
  193. #define PMIC_ALARM_YEARS_REG_ALARM_YEAR1 (0xF0u)
  194. #define PMIC_ALARM_YEARS_REG_ALARM_YEAR1_SHIFT (0x04u)
  195. /* RTC_CTRL_REG */
  196. #define PMIC_RTC_CTRL_REG_STOP_RTC (0x01u)
  197. #define PMIC_RTC_CTRL_REG_STOP_RTC_SHIFT (0x00u)
  198. #define PMIC_RTC_CTRL_REG_STOP_RTC_FROZEN (0x0u)
  199. #define PMIC_RTC_CTRL_REG_STOP_RTC_RUNNING (0x1u)
  200. #define PMIC_RTC_CTRL_REG_ROUND_30S (0x02u)
  201. #define PMIC_RTC_CTRL_REG_ROUND_30S_SHIFT (0x01u)
  202. #define PMIC_RTC_CTRL_REG_ROUND_30S_NO_ROUND_30S (0x0u)
  203. #define PMIC_RTC_CTRL_REG_ROUND_30S_ROUND_30S (0x1u)
  204. #define PMIC_RTC_CTRL_REG_AUTO_COMP (0x04u)
  205. #define PMIC_RTC_CTRL_REG_AUTO_COMP_SHIFT (0x02u)
  206. #define PMIC_RTC_CTRL_REG_AUTO_COMP_NO_AUTO_COMP (0x0u)
  207. #define PMIC_RTC_CTRL_REG_AUTO_COMP_AUTO_COMP (0x1u)
  208. #define PMIC_RTC_CTRL_REG_MODE_12_24 (0x08u)
  209. #define PMIC_RTC_CTRL_REG_MODE_12_24_SHIFT (0x03u)
  210. #define PMIC_RTC_CTRL_REG_MODE_12_24_MODE_24 (0x0u)
  211. #define PMIC_RTC_CTRL_REG_MODE_12_24_MODE_12 (0x1u)
  212. #define PMIC_RTC_CTRL_REG_TEST_MODE (0x10u)
  213. #define PMIC_RTC_CTRL_REG_TEST_MODE_SHIFT (0x04u)
  214. #define PMIC_RTC_CTRL_REG_TEST_MODE_FUNC_MODE (0x0u)
  215. #define PMIC_RTC_CTRL_REG_TEST_MODE_TEST_MODE (0x1u)
  216. #define PMIC_RTC_CTRL_REG_SET_32_COUNTER (0x20u)
  217. #define PMIC_RTC_CTRL_REG_SET_32_COUNTER_SHIFT (0x05u)
  218. #define PMIC_RTC_CTRL_REG_SET_32_COUNTER_NO_ACTION (0x0u)
  219. #define PMIC_RTC_CTRL_REG_SET_32_COUNTER_SET_COMP (0x1u)
  220. #define PMIC_RTC_CTRL_REG_GET_TIME (0x40u)
  221. #define PMIC_RTC_CTRL_REG_GET_TIME_SHIFT (0x06u)
  222. #define PMIC_RTC_CTRL_REG_GET_TIME_RESET (0x0u)
  223. #define PMIC_RTC_CTRL_REG_GET_TIME_ASSERT (0x1u)
  224. #define PMIC_RTC_CTRL_REG_RTC_V_OPT (0x80u)
  225. #define PMIC_RTC_CTRL_REG_RTC_V_OPT_SHIFT (0x07u)
  226. #define PMIC_RTC_CTRL_REG_RTC_V_OPT_DYN_REG (0x0u)
  227. #define PMIC_RTC_CTRL_REG_RTC_V_OPT_SHDW_REG (0x1u)
  228. /* RTC_STATUS_REG */
  229. #define PMIC_RTC_STATUS_REG_RUN (0x02u)
  230. #define PMIC_RTC_STATUS_REG_RUN_SHIFT (0x01u)
  231. #define PMIC_RTC_STATUS_REG_RUN_FROZEN (0x0u)
  232. #define PMIC_RTC_STATUS_REG_RUN_RUNNING (0x1u)
  233. #define PMIC_RTC_STATUS_REG_EVENT_1S (0x04u)
  234. #define PMIC_RTC_STATUS_REG_EVENT_1S_SHIFT (0x02u)
  235. #define PMIC_RTC_STATUS_REG_EVENT_1M (0x08u)
  236. #define PMIC_RTC_STATUS_REG_EVENT_1M_SHIFT (0x03u)
  237. #define PMIC_RTC_STATUS_REG_EVENT_1H (0x10u)
  238. #define PMIC_RTC_STATUS_REG_EVENT_1H_SHIFT (0x04u)
  239. #define PMIC_RTC_STATUS_REG_EVENT_1D (0x20u)
  240. #define PMIC_RTC_STATUS_REG_EVENT_1D_SHIFT (0x05u)
  241. #define PMIC_RTC_STATUS_REG_ALARM (0x40u)
  242. #define PMIC_RTC_STATUS_REG_ALARM_SHIFT (0x06u)
  243. #define PMIC_RTC_STATUS_REG_POWER_UP (0x80u)
  244. #define PMIC_RTC_STATUS_REG_POWER_UP_SHIFT (0x07u)
  245. /* RTC_INTERRUPTS_REG */
  246. #define PMIC_RTC_INTERRUPTS_REG_EVERY (0x0Fu)
  247. #define PMIC_RTC_INTERRUPTS_REG_EVERY_SHFT (0x00u)
  248. #define PMIC_RTC_INTERRUPTS_REG_EVERY_SEC (0x0u)
  249. #define PMIC_RTC_INTERRUPTS_REG_EVERY_MIN (0x1u)
  250. #define PMIC_RTC_INTERRUPTS_REG_EVERY_HR (0x2u)
  251. #define PMIC_RTC_INTERRUPTS_REG_EVERY_DAY (0x3u)
  252. /* RTC_COMP_LSB_REG */
  253. #define PMIC_RTC_COMP_LSB_REG_RTC_COMP_LSB (0xFFu)
  254. #define PMIC_RTC_COMP_LSB_REG_RTC_COMP_LSB_SHIFT (0x00u)
  255. /* RTC_COMP_MSB_REG */
  256. #define PMIC_RTC_COMP_MSB_REG_RTC_COMP_MSB (0xFFu)
  257. #define PMIC_RTC_COMP_MSB_REG_RTC_COMP_MSB_SHIFT (0x00u)
  258. /* RTC_RES_PROG_REG */
  259. #define PMIC_RTC_RES_PROG_REG_SW_RES_PROG (0x3Fu)
  260. #define PMIC_RTC_RES_PROG_REG_SW_RES_PROG_SHIFT (0x00u)
  261. /* RTC_RESET_STATUS_REG */
  262. #define PMIC_RTC_RESET_STATUS_REG_RESET_STATUS (0x01u)
  263. #define PMIC_RTC_RESET_STATUS_REG_RESET_STATUS_SHIFT (0x00u)
  264. /* BCK1_REG */
  265. #define PMIC_BCK1_REG_BCKUP (0xFFu)
  266. #define PMIC_BCK1_REG_BCKUP_SHIFT (0x00u)
  267. /* BCK2_REG */
  268. #define PMIC_BCK2_REG_BCKUP (0xFFu)
  269. #define PMIC_BCK2_REG_BCKUP_SHIFT (0x00u)
  270. /* BCK3_REG */
  271. #define PMIC_BCK3_REG_BCKUP (0xFFu)
  272. #define PMIC_BCK3_REG_BCKUP_SHIFT (0x00u)
  273. /* BCK4_REG */
  274. #define PMIC_BCK4_REG_BCKUP (0xFFu)
  275. #define PMIC_BCK4_REG_BCKUP_SHIFT (0x00u)
  276. /* BCK5_REG */
  277. #define PMIC_BCK5_REG_BCKUP (0xFFu)
  278. #define PMIC_BCK5_REG_BCKUP_SHIFT (0x00u)
  279. /* PUADEN_REG */
  280. #define PMIC_PUADEN_REG_BOOT0P (0x01u)
  281. #define PMIC_PUADEN_REG_BOOT0P_SHIFT (0x00u)
  282. #define PMIC_PUADEN_REG_BOOT0P_ENABLED (0x1u)
  283. #define PMIC_PUADEN_REG_BOOT0P_DISABLED (0x0u)
  284. #define PMIC_PUADEN_REG_BOOT1P (0x02u)
  285. #define PMIC_PUADEN_REG_BOOT1P_SHIFT (0x01u)
  286. #define PMIC_PUADEN_REG_BOOT1P_ENABLED (0x1u)
  287. #define PMIC_PUADEN_REG_BOOT1P_DISABLED (0x0u)
  288. #define PMIC_PUADEN_REG_PWRHOLDP (0x04u)
  289. #define PMIC_PUADEN_REG_PWRHOLDP_SHIFT (0x02u)
  290. #define PMIC_PUADEN_REG_PWRHOLDP_ENABLED (0x1u)
  291. #define PMIC_PUADEN_REG_PWRHOLDP_DISABLED (0x0u)
  292. #define PMIC_PUADEN_REG_SLEEPP (0x08u)
  293. #define PMIC_PUADEN_REG_SLEEPP_SHIFT (0x03u)
  294. #define PMIC_PUADEN_REG_SLEEPP_ENABLED (0x1u)
  295. #define PMIC_PUADEN_REG_SLEEPP_DISABLED (0x0u)
  296. #define PMIC_PUADEN_REG_PWRONP (0x10u)
  297. #define PMIC_PUADEN_REG_PWRONP_SHIFT (0x04u)
  298. #define PMIC_PUADEN_REG_PWRONP_ENABLED (0x1u)
  299. #define PMIC_PUADEN_REG_PWRONP_DISABLED (0x0u)
  300. #define PMIC_PUADEN_REG_I2CSRP (0x20u)
  301. #define PMIC_PUADEN_REG_I2CSRP_SHIFT (0x05u)
  302. #define PMIC_PUADEN_REG_I2CSRP_ENABLED (0x1u)
  303. #define PMIC_PUADEN_REG_I2CSRP_DISABLED (0x0u)
  304. #define PMIC_PUADEN_REG_I2CCTLP (0x40u)
  305. #define PMIC_PUADEN_REG_I2CCTLP_SHIFT (0x06u)
  306. #define PMIC_PUADEN_REG_I2CCTLP_ENABLED (0x1u)
  307. #define PMIC_PUADEN_REG_I2CCTLP_DISABLED (0x0u)
  308. #define PMIC_PUADEN_REG_EN3P (0x80u)
  309. #define PMIC_PUADEN_REG_EN3P_SHIFT (0x07u)
  310. #define PMIC_PUADEN_REG_EN3P_ENABLED (0x1u)
  311. #define PMIC_PUADEN_REG_EN3P_DISABLED (0x0u)
  312. /* REF_REG */
  313. #define PMIC_REF_REG_ST (0x03u)
  314. #define PMIC_REF_REG_ST_SHIFT (0x00u)
  315. #define PMIC_REF_REG_ST_OFF (0x0u)
  316. #define PMIC_REF_REG_ST_ON_HI_POW (0x1u)
  317. #define PMIC_REF_REG_ST_RSVD (0x2u)
  318. #define PMIC_REF_REG_ST_ON_LOW_POW (0x3u)
  319. #define PMIC_REF_REG_VMBCH_SEL (0x0Cu)
  320. #define PMIC_REF_REG_VMBCH_SEL_SHIFT (0x02u)
  321. #define PMIC_REF_REG_VMBCH_SEL_BYPASS (0x0u)
  322. #define PMIC_REF_REG_VMBCH_SEL_2_8_V (0x1u)
  323. #define PMIC_REF_REG_VMBCH_SEL_2_9_V (0x2u)
  324. #define PMIC_REF_REG_VMBCH_SEL_3_0_V (0x3u)
  325. /* VRTC_REG */
  326. #define PMIC_VRTC_REG_ST (0x03u)
  327. #define PMIC_VRTC_REG_ST_SHIFT (0x00u)
  328. #define PMIC_VRTC_REG_ST_RSVD (0x0u)
  329. #define PMIC_VRTC_REG_ST_ON_HI_POW (0x1u)
  330. #define PMIC_VRTC_REG_ST_RSVD_1 (0x2u)
  331. #define PMIC_VRTC_REG_ST_ON_LOW_POW (0x3u)
  332. #define PMIC_VRTC_REG_VRTC_OFFMASK (0x08u)
  333. #define PMIC_VRTC_REG_VRTC_OFFMASK_SHIFT (0x03u)
  334. #define PMIC_VRTC_REG_VRTC_OFFMASK_FULL_LOAD (0x1u)
  335. #define PMIC_VRTC_REG_VRTC_OFFMASK_LOW_POW (0x0u)
  336. /* VIO_REG */
  337. #define PMIC_VIO_REG_ST (0x03u)
  338. #define PMIC_VIO_REG_ST_SHIFT (0x00u)
  339. #define PMIC_VIO_REG_ST_OFF (0x0u)
  340. #define PMIC_VIO_REG_ST_ON_HI_POW (0x1u)
  341. #define PMIC_VIO_REG_ST_OFF_1 (0x2u)
  342. #define PMIC_VIO_REG_ST_ON_LOW_POW (0x3u)
  343. #define PMIC_VIO_REG_SEL (0x0Cu)
  344. #define PMIC_VIO_REG_SEL_SHIFT (0x02u)
  345. #define PMIC_VIO_REG_SEL_1_5_V (0x0u)
  346. #define PMIC_VIO_REG_SEL_1_8_V (0x1u)
  347. #define PMIC_VIO_REG_SEL_2_5_V (0x2u)
  348. #define PMIC_VIO_REG_SEL_3_3_V (0x3u)
  349. #define PMIC_VIO_REG_ILMAX (0xC0u)
  350. #define PMIC_VIO_REG_ILMAX_SHIFT (0x06u)
  351. #define PMIC_VIO_REG_ILMAX_0_5_A (0x0u)
  352. #define PMIC_VIO_REG_ILMAX_1_0_A_1 (0x1u)
  353. #define PMIC_VIO_REG_ILMAX_1_0_A_2 (0x2u)
  354. #define PMIC_VIO_REG_ILMAX_1_0_A_3 (0x3u)
  355. /* VDD1_REG */
  356. #define PMIC_VDD1_REG_ST (0x03u)
  357. #define PMIC_VDD1_REG_ST_SHIFT (0x00u)
  358. #define PMIC_VDD1_REG_ST_OFF (0x0u)
  359. #define PMIC_VDD1_REG_ST_ON_HI_POW (0x1u)
  360. #define PMIC_VDD1_REG_ST_OFF1 (0x2u)
  361. #define PMIC_VDD1_REG_ST_ON_LOW_POW (0x3u)
  362. #define PMIC_VDD1_REG_TSTEP (0x1Cu)
  363. #define PMIC_VDD1_REG_TSTEP_SHIFT (0x02u)
  364. #define PMIC_VDD1_REG_TSTEP_0 (0x0u)
  365. #define PMIC_VDD1_REG_TSTEP_12_5 (0x1u)
  366. #define PMIC_VDD1_REG_TSTEP_9_4 (0x2u)
  367. #define PMIC_VDD1_REG_TSTEP_7_5 (0x3u)
  368. #define PMIC_VDD1_REG_TSTEP_6_25 (0x4u)
  369. #define PMIC_VDD1_REG_TSTEP_4_7 (0x5u)
  370. #define PMIC_VDD1_REG_TSTEP_3_12 (0x6u)
  371. #define PMIC_VDD1_REG_TSTEP_2_5 (0x7u)
  372. #define PMIC_VDD1_REG_ILMAX (0x20u)
  373. #define PMIC_VDD1_REG_ILMAX_SHIFT (0x05u)
  374. #define PMIC_VDD1_REG_ILMAX_1_0_A (0x0u)
  375. #define PMIC_VDD1_REG_ILMAX_1_5_A (0x1u)
  376. #define PMIC_VDD1_REG_VGAIN_SEL (0xC0u)
  377. #define PMIC_VDD1_REG_VGAIN_SEL_SHIFT (0x06u)
  378. #define PMIC_VDD1_REG_VGAIN_SEL_X1 (0x0u)
  379. #define PMIC_VDD1_REG_VGAIN_SEL_X1_1 (0x1u)
  380. #define PMIC_VDD1_REG_VGAIN_SEL_X2 (0x2u)
  381. #define PMIC_VDD1_REG_VGAIN_SEL_X3 (0x3u)
  382. /* VDD1_OP_REG */
  383. #define PMIC_VDD1_OP_REG_SEL (0x7Fu)
  384. #define PMIC_VDD1_OP_REG_SEL_SHIFT (0x00u)
  385. #define PMIC_VDD1_OP_REG_CMD (0x80u)
  386. #define PMIC_VDD1_OP_REG_CMD_SHIFT (0x07u)
  387. #define PMIC_VDD1_OP_REG_CMD_OP (0x0u)
  388. #define PMIC_VDD1_OP_REG_CMD_SR (0x1u)
  389. /* VDD1_SR_REG */
  390. #define PMIC_VDD1_SR_REG_SEL (0x7Fu)
  391. #define PMIC_VDD1_SR_REG_SEL_SHIFT (0x00u)
  392. /* VDD2_REG */
  393. #define PMIC_VDD2_REG_ST (0x03u)
  394. #define PMIC_VDD2_REG_ST_SHIFT (0x00u)
  395. #define PMIC_VDD2_REG_ST_OFF (0x0u)
  396. #define PMIC_VDD2_REG_ST_ON_HI_POW (0x1u)
  397. #define PMIC_VDD2_REG_ST_OFF_1 (0x2u)
  398. #define PMIC_VDD2_REG_ST_ON_LOW_POW (0x3u)
  399. #define PMIC_VDD2_REG_TSTEP (0x1Cu)
  400. #define PMIC_VDD2_REG_TSTEP_SHIFT (0x02u)
  401. #define PMIC_VDD2_REG_TSTEP_0 (0x0u)
  402. #define PMIC_VDD2_REG_TSTEP_12_5 (0x1u)
  403. #define PMIC_VDD2_REG_TSTEP_9_4 (0x2u)
  404. #define PMIC_VDD2_REG_TSTEP_7_5 (0x3u)
  405. #define PMIC_VDD2_REG_TSTEP_6_25 (0x4u)
  406. #define PMIC_VDD2_REG_TSTEP_4_7 (0x5u)
  407. #define PMIC_VDD2_REG_TSTEP_3_12 (0x6u)
  408. #define PMIC_VDD2_REG_TSTEP_2_5 (0x7u)
  409. #define PMIC_VDD2_REG_ILMAX (0x20u)
  410. #define PMIC_VDD2_REG_ILMAX_SHIFT (0x05u)
  411. #define PMIC_VDD2_REG_ILMAX_1_0_A (0x0u)
  412. #define PMIC_VDD2_REG_ILMAX_1_5_A (0x1u)
  413. #define PMIC_VDD2_REG_VGAIN_SEL (0xC0u)
  414. #define PMIC_VDD2_REG_VGAIN_SEL_SHIFT (0x06u)
  415. #define PMIC_VDD2_REG_VGAIN_SEL_X1 (0x0u)
  416. #define PMIC_VDD2_REG_VGAIN_SEL_X1_0 (0x1u)
  417. #define PMIC_VDD2_REG_VGAIN_SEL_X3 (0x2u)
  418. #define PMIC_VDD2_REG_VGAIN_SEL_X4 (0x3u)
  419. /* VDD2_OP_REG */
  420. #define PMIC_VDD2_OP_REG_SEL (0x7Fu)
  421. #define PMIC_VDD2_OP_REG_SEL_SHIFT (0x00u)
  422. #define PMIC_VDD2_OP_REG_CMD (0x80u)
  423. #define PMIC_VDD2_OP_REG_CMD_SHIFT (0x07u)
  424. #define PMIC_VDD2_OP_REG_CMD_OP (0x0u)
  425. #define PMIC_VDD2_OP_REG_CMD_SR (0x1u)
  426. /* VDD2_SR_REG */
  427. #define PMIC_VDD2_SR_REG_SEL (0x7Fu)
  428. #define PMIC_VDD2_SR_REG_SEL_SHIFT (0x00u)
  429. /* VDD3_REG */
  430. #define PMIC_VDD3_REG_ST (0x03u)
  431. #define PMIC_VDD3_REG_ST_SHIFT (0x00u)
  432. #define PMIC_VDD3_REG_ST_OFF (0x0u)
  433. #define PMIC_VDD3_REG_ST_ON_HI_POW (0x1u)
  434. #define PMIC_VDD3_REG_ST_OFF_1 (0x2u)
  435. #define PMIC_VDD3_REG_ST_ON_LOW_POW (0x3u)
  436. #define PMIC_VDD3_REG_CKINEN (0x04u)
  437. #define PMIC_VDD3_REG_CKINEN_SHIFT (0x02u)
  438. /* VDIG1_REG */
  439. #define PMIC_VDIG1_REG_ST (0x03u)
  440. #define PMIC_VDIG1_REG_ST_SHIFT (0x00u)
  441. #define PMIC_VDIG1_REG_ST_OFF (0x0u)
  442. #define PMIC_VDIG1_REG_ST_ON_HI_POW (0x1u)
  443. #define PMIC_VDIG1_REG_ST_OFF_1 (0x2u)
  444. #define PMIC_VDIG1_REG_ST_ON_LOW_POW (0x3u)
  445. #define PMIC_VDIG1_REG_SEL (0x0Cu)
  446. #define PMIC_VDIG1_REG_SEL_SHIFT (0x02u)
  447. #define PMIC_VDIG1_REG_SEL_1_2_V (0x0u)
  448. #define PMIC_VDIG1_REG_SEL_1_5_V (0x1u)
  449. #define PMIC_VDIG1_REG_SEL_1_8_V (0x2u)
  450. #define PMIC_VDIG1_REG_SEL_2_7_v (0x3u)
  451. /* VDIG2_REG */
  452. #define PMIC_VDIG2_REG_ST (0x03u)
  453. #define PMIC_VDIG2_REG_ST_SHIFT (0x00u)
  454. #define PMIC_VDIG2_REG_ST_OFF (0x0u)
  455. #define PMIC_VDIG2_REG_ST_ON_HI_POW (0x1u)
  456. #define PMIC_VDIG2_REG_ST_OFF_1 (0x2u)
  457. #define PMIC_VDIG2_REG_ST_ON_LOW_POW (0x3u)
  458. #define PMIC_VDIG2_REG_SEL (0x0Cu)
  459. #define PMIC_VDIG2_REG_SEL_SHIFT (0x02u)
  460. #define PMIC_VDIG2_REG_SEL_1_0_V (0x0u)
  461. #define PMIC_VDIG2_REG_SEL_1_1_V (0x1u)
  462. #define PMIC_VDIG2_REG_SEL_1_2_V (0x2u)
  463. #define PMIC_VDIG2_REG_SEL_1_8_v (0x3u)
  464. /* VAUX1_REG */
  465. #define PMIC_VAUX1_REG_ST (0x03u)
  466. #define PMIC_VAUX1_REG_ST_SHIFT (0x00u)
  467. #define PMIC_VAUX1_REG_ST_OFF (0x0u)
  468. #define PMIC_VAUX1_REG_ST_ON_HI_POW (0x1u)
  469. #define PMIC_VAUX1_REG_ST_OFF_1 (0x2u)
  470. #define PMIC_VAUX1_REG_ST_ON_LOW_POW (0x3u)
  471. #define PMIC_VAUX1_REG_SEL (0x0Cu)
  472. #define PMIC_VAUX1_REG_SEL_SHIFT (0x00u)
  473. #define PMIC_VAUX1_REG_SEL_1_8_V (0x0u)
  474. #define PMIC_VAUX1_REG_SEL_2_5_V (0x1u)
  475. #define PMIC_VAUX1_REG_SEL_2_8_V (0x2u)
  476. #define PMIC_VAUX1_REG_SEL_2_85_V (0x3u)
  477. /* VAUX2_REG */
  478. #define PMIC_VAUX2_REG_ST (0x03u)
  479. #define PMIC_VAUX2_REG_ST_SHIFT (0x00u)
  480. #define PMIC_VAUX2_REG_ST_OFF (0x0u)
  481. #define PMIC_VAUX2_REG_ST_ON_HI_POW (0x1u)
  482. #define PMIC_VAUX2_REG_ST_OFF_1 (0x2u)
  483. #define PMIC_VAUX2_REG_ST_ON_LOW_POW (0x3u)
  484. #define PMIC_VAUX2_REG_SEL (0x0Cu)
  485. #define PMIC_VAUX2_REG_SEL_SHIFT (0x00u)
  486. #define PMIC_VAUX2_REG_SEL_1_8_V (0x0u)
  487. #define PMIC_VAUX2_REG_SEL_2_8_V (0x1u)
  488. #define PMIC_VAUX2_REG_SEL_2_9_V (0x2u)
  489. #define PMIC_VAUX2_REG_SEL_3_3_V (0x3u)
  490. /* VAUX33_REG */
  491. #define PMIC_VAUX33_REG_ST (0x03u)
  492. #define PMIC_VAUX33_REG_ST_SHIFT (0x00u)
  493. #define PMIC_VAUX33_REG_ST_OFF (0x0u)
  494. #define PMIC_VAUX33_REG_ST_ON_HI_POW (0x1u)
  495. #define PMIC_VAUX33_REG_ST_OFF_1 (0x2u)
  496. #define PMIC_VAUX33_REG_ST_ON_LOW_POW (0x3u)
  497. #define PMIC_VAUX33_REG_SEL (0x0Cu)
  498. #define PMIC_VAUX33_REG_SEL_SHIFT (0x00u)
  499. #define PMIC_VAUX33_REG_SEL_1_8_V (0x0u)
  500. #define PMIC_VAUX33_REG_SEL_2_0_V (0x1u)
  501. #define PMIC_VAUX33_REG_SEL_2_8_V (0x2u)
  502. #define PMIC_VAUX33_REG_SEL_3_3_V (0x3u)
  503. /* VMMC_REG */
  504. #define PMIC_VMMC_REG_ST (0x03u)
  505. #define PMIC_VMMC_REG_ST_SHIFT (0x00u)
  506. #define PMIC_VMMC_REG_ST_OFF (0x0u)
  507. #define PMIC_VMMC_REG_ST_ON_HI_POW (0x1u)
  508. #define PMIC_VMMC_REG_ST_OFF_1 (0x2u)
  509. #define PMIC_VMMC_REG_ST_ON_LOW_POW (0x3u)
  510. #define PMIC_VMMC_REG_SEL (0x0Cu)
  511. #define PMIC_VMMC_REG_SEL_SHIFT (0x00u)
  512. #define PMIC_VMMC_REG_SEL_1_8_V (0x0u)
  513. #define PMIC_VMMC_REG_SEL_2_8_V (0x1u)
  514. #define PMIC_VMMC_REG_SEL_3_0_V (0x2u)
  515. #define PMIC_VMMC_REG_SEL_3_3_V (0x3u)
  516. /* VPLL_REG */
  517. #define PMIC_VPLL_REG_ST (0x03u)
  518. #define PMIC_VPLL_REG_ST_SHIFT (0x00u)
  519. #define PMIC_VPLL_REG_ST_OFF (0x0u)
  520. #define PMIC_VPLL_REG_ST_ON_HI_POW (0x1u)
  521. #define PMIC_VPLL_REG_ST_OFF_1 (0x2u)
  522. #define PMIC_VPLL_REG_ST_ON_LOW_POW (0x3u)
  523. #define PMIC_VPLL_REG_SEL (0x0Cu)
  524. #define PMIC_VPLL_REG_SEL_SHIFT (0x00u)
  525. #define PMIC_VPLL_REG_SEL_1_0_V (0x0u)
  526. #define PMIC_VPLL_REG_SEL_1_1_V (0x1u)
  527. #define PMIC_VPLL_REG_SEL_1_8_V (0x2u)
  528. #define PMIC_VPLL_REG_SEL_2_5_V (0x3u)
  529. /* VDAC_REG */
  530. #define PMIC_VDAC_REG_ST (0x03u)
  531. #define PMIC_VDAC_REG_ST_SHIFT (0x00u)
  532. #define PMIC_VDAC_REG_ST_OFF (0x0u)
  533. #define PMIC_VDAC_REG_ST_ON_HI_POW (0x1u)
  534. #define PMIC_VDAC_REG_ST_OFF_1 (0x2u)
  535. #define PMIC_VDAC_REG_ST_ON_LOW_POW (0x3u)
  536. #define PMIC_VDAC_REG_SEL (0x0Cu)
  537. #define PMIC_VDAC_REG_SEL_SHIFT (0x00u)
  538. #define PMIC_VDAC_REG_SEL_1_8_V (0x0u)
  539. #define PMIC_VDAC_REG_SEL_2_6_V (0x1u)
  540. #define PMIC_VDAC_REG_SEL_2_8_V (0x2u)
  541. #define PMIC_VDAC_REG_SEL_2_85_V (0x3u)
  542. /* Therm_REG */
  543. #define PMIC_THERM_REG_THERM_STATE (0x01u)
  544. #define PMIC_THERM_REG_THERM_STATE_SHIFT (0x00u)
  545. #define PMIC_THERM_REG_THERM_STATE_DISABLE (0x0u)
  546. #define PMIC_THERM_REG_THERM_STATE_ENABLE (0x1u)
  547. #define PMIC_THERM_REG_THERM_HDSEL (0xC0u)
  548. #define PMIC_THERM_REG_THERM_HDSEL_SHIFT (0x02u)
  549. #define PMIC_THERM_REG_THERM_HDSEL_LOW (0x0u)
  550. #define PMIC_THERM_REG_THERM_HDSEL_HIGH (0x3u)
  551. #define PMIC_THERM_REG_THERM_TS (0x10u)
  552. #define PMIC_THERM_REG_THERM_TS_SHIFT (0x04u)
  553. #define PMIC_THERM_REG_THERM_TS_TSH_REACHED (0x0u)
  554. #define PMIC_THERM_REG_THERM_TS_TSH_NOT_REACHED (0x1u)
  555. #define PMIC_THERM_REG_THERM_HD (0x20u)
  556. #define PMIC_THERM_REG_THERM_HD_SHIFT (0x05u)
  557. #define PMIC_THERM_REG_THERM_HD_TSH_REACHED (0x0u)
  558. #define PMIC_THERM_REG_THERM_HD_TSH_NOT_REACHED (0x1u)
  559. /* BBCH_REG */
  560. #define PMIC_BBCH_REG_BBCHEN (0x01u)
  561. #define PMIC_BBCH_REG_BBCHEN_SHIFT (0x00u)
  562. #define PMIC_BBCH_REG_BBSEL (0x06u)
  563. #define PMIC_BBCH_REG_BBSEL_SHIFT (0x01u)
  564. /* DCDCCTRL_REG */
  565. #define PMIC_DCDCCTRL_REG_DCDCCKSYNC (0x03u)
  566. #define PMIC_DCDCCTRL_REG_DCDCCKSYNC_SHIFT (0x00u)
  567. #define PMIC_DCDCCTRL_REG_DCDCCKSYNC_NO_SYNC (0x0u)
  568. #define PMIC_DCDCCTRL_REG_DCDCCKSYNC_SYNC_WITH_PHASE_SHIFT (0x1u)
  569. #define PMIC_DCDCCTRL_REG_DCDCCKSYNC_NO_SYNCH (0x2u)
  570. #define PMIC_DCDCCTRL_REG_DCDCCKSYNC_SYNC (0x3u)
  571. #define PMIC_DCDCCTRL_REG_DCDCCKEXT (0x04u)
  572. #define PMIC_DCDCCTRL_REG_DCDCCKEXT_SHIFT (0x02u)
  573. #define PMIC_DCDCCTRL_REG_DCDCCKEXT_GPIO (0x0u)
  574. #define PMIC_DCDCCTRL_REG_DCDCCKEXT_EXT_CLK (0x1u)
  575. #define PMIC_DCDCCTRL_REG_VIO_PSKIP (0x08u)
  576. #define PMIC_DCDCCTRL_REG_VIO_PSKIP_SHIFT (0x03u)
  577. #define PMIC_DCDCCTRL_REG_VDD1_PSKIP (0x10u)
  578. #define PMIC_DCDCCTRL_REG_VDD1_PSKIP_SHIFT (0x04u)
  579. #define PMIC_DCDCCTRL_REG_VDD2_PSKIP (0x20u)
  580. #define PMIC_DCDCCTRL_REG_VDD2_PSKIP_SHIFT (0x05u)
  581. /* DEVCTRL_REG */
  582. #define PMIC_DEVCTRL_REG_DEV_OFF (0x01u)
  583. #define PMIC_DEVCTRL_REG_DEV_OFF_SHIFT (0x00u)
  584. #define PMIC_DEVCTRL_REG_DEV_OFF_TO_OFF (0x1u)
  585. #define PMIC_DEVCTRL_REG_DEV_SLP (0x02u)
  586. #define PMIC_DEVCTRL_REG_DEV_SLP_SHIFT (0x01u)
  587. #define PMIC_DEVCTRL_REG_DEV_SLP_SLEEP_TO_ACTIVE (0x0u)
  588. #define PMIC_DEVCTRL_REG_DEV_SLP_TO_SLEEP (0x1u)
  589. #define PMIC_DEVCTRL_REG_DEV_ON (0x04u)
  590. #define PMIC_DEVCTRL_REG_DEV_ON_SHIFT (0x02u)
  591. #define PMIC_DEVCTRL_REG_DEV_ON_MAINTAIN (0x1u)
  592. #define PMIC_DEVCTRL_REG_DEV_OFF_RST (0x08u)
  593. #define PMIC_DEVCTRL_REG_DEV_OFF_RST_SHIFT (0x03u)
  594. #define PMIC_DEVCTRL_REG_DEV_OFF_RST_TO_OFF (0x1u)
  595. #define PMIC_DEVCTRL_REG_SR_CTL_I2C_SEL (0x10u)
  596. #define PMIC_DEVCTRL_REG_SR_CTL_I2C_SEL_SHIFT (0x04u)
  597. #define PMIC_DEVCTRL_REG_SR_CTL_I2C_SEL_SR_I2C (0x0u)
  598. #define PMIC_DEVCTRL_REG_SR_CTL_I2C_SEL_CTL_I2C (0x1u)
  599. #define PMIC_DEVCTRL_REG_CK32K_CTRL (0x20u)
  600. #define PMIC_DEVCTRL_REG_CK32K_CTRL_SHIFT (0x05u)
  601. #define PMIC_DEVCTRL_REG_CK32K_CTRL_X_OSC (0x0u)
  602. #define PMIC_DEVCTRL_REG_CK32K_CTRL_RC_OSC (0x1u)
  603. #define PMIC_DEVCTRL_REG_RTC_PWDN (0x40u)
  604. #define PMIC_DEVCTRL_REG_RTC_PWDN_SHIFT (0x06u)
  605. #define PMIC_DEVCTRL_REG_RTC_PWDN_DIS_RTC (0x1u)
  606. /* DEVCTRL2_REG */
  607. #define PMIC_DEVCTRL2_REG_IT_POL (0x01u)
  608. #define PMIC_DEVCTRL2_REG_IT_POL_SHIFT (0x00u)
  609. #define PMIC_DEVCTRL2_REG_IT_POL_ACTIVE_LOW (0x0u)
  610. #define PMIC_DEVCTRL2_REG_IT_POL_ACTIVE_HIGH (0x1u)
  611. #define PMIC_DEVCTRL2_REG_PWRON_LP_RST (0x02u)
  612. #define PMIC_DEVCTRL2_REG_PWRON_LP_RST_SHIFT (0x01u)
  613. #define PMIC_DEVCTRL2_REG_PWRON_LP_RST_ALLOW_RST (0x1u)
  614. #define PMIC_DEVCTRL2_REG_PWRON_LP_OFF (0x04u)
  615. #define PMIC_DEVCTRL2_REG_PWRON_LP_OFF_SHIFT (0x02u)
  616. #define PMIC_DEVCTRL2_REG_PWRON_LP_OFF_TURN_OFF (0x1u)
  617. #define PMIC_DEVCTRL2_REG_SLEEPSIG_POL (0x08u)
  618. #define PMIC_DEVCTRL2_REG_SLEEPSIG_POL_SHIFT (0x03u)
  619. #define PMIC_DEVCTRL2_REG_SLEEPSIG_POL_LOW (0x0u)
  620. #define PMIC_DEVCTRL2_REG_SLEEPSIG_POL_HIGH (0x1u)
  621. #define PMIC_DEVCTRL2_REG_TSLOT_LENGTH (0x30u)
  622. #define PMIC_DEVCTRL2_REG_TSLOT_LENGTH_SHIFT (0x04u)
  623. #define PMIC_DEVCTRL2_REG_TSLOT_LENGTH_0_us (0x0u)
  624. #define PMIC_DEVCTRL2_REG_TSLOT_LENGTH_200_us (0x1u)
  625. #define PMIC_DEVCTRL2_REG_TSLOT_LENGTH_500_us (0x2u)
  626. #define PMIC_DEVCTRL2_REG_TSLOT_LENGTH_2000_us (0x3u)
  627. /* SLEEP_KEEP_LDO_ON_REG */
  628. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VMMC_KEEPON (0x01u)
  629. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VMMC_KEEPON_SHIFT (0x00u)
  630. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VDIG1_KEEPON (0x02u)
  631. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VDIG1_KEEPON_SHIFT (0x01u)
  632. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VDIG2_KEEPON (0x04u)
  633. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VDIG2_KEEPON_SHIFT (0x02u)
  634. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VAUX1_KEEPON (0x08u)
  635. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VAUX1_KEEPON_SHIFT (0x03u)
  636. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VAUX2_KEEPON (0x10u)
  637. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VAUX2_KEEPON_SHIFT (0x04u)
  638. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VAUX33_KEEPON (0x20u)
  639. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VAUX33_KEEPON_SHIFT (0x05u)
  640. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VPLL_KEEPON (0x40u)
  641. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VPLL_KEEPON_SHIFT (0x06u)
  642. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VDAC_KEEPON (0x80u)
  643. #define PMIC_SLEEP_KEEP_LDO_ON_REG_VDAC_KEEPON_SHIFT (0x07u)
  644. /* SLEEP_KEEP_RES_ON_REG */
  645. #define PMIC_SLEEP_KEEP_RES_ON_REG_VIO_KEEPON (0x01u)
  646. #define PMIC_SLEEP_KEEP_RES_ON_REG_VIO_KEEPON_SHIFT (0x00u)
  647. #define PMIC_SLEEP_KEEP_RES_ON_REG_VIO_KEEPON_SET (0x0u)
  648. #define PMIC_SLEEP_KEEP_RES_ON_REG_VIO_KEEPON_MAINT (0x1u)
  649. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD1_KEEPON (0x02u)
  650. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD1_KEEPON_SHIFT (0x01u)
  651. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD1_KEEPON_SET (0x0u)
  652. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD1_KEEPON_MAINT (0x1u)
  653. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD2_KEEPON (0x04u)
  654. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD2_KEEPON_SHIFT (0x02u)
  655. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD2_KEEPON_SET (0x0u)
  656. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD2_KEEPON_MAINT (0x1u)
  657. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD3_KEEPON (0x08u)
  658. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD3_KEEPON_SHIFT (0x03u)
  659. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD3_KEEPON_SET (0x0u)
  660. #define PMIC_SLEEP_KEEP_RES_ON_REG_VDD3_KEEPON_MAINT (0x1u)
  661. #define PMIC_SLEEP_KEEP_RES_ON_REG_I2CHS_KEEPON (0x10u)
  662. #define PMIC_SLEEP_KEEP_RES_ON_REG_I2CHS_KEEPON_SHIFT (0x04u)
  663. #define PMIC_SLEEP_KEEP_RES_ON_REG_I2CHS_KEEPON_OFF (0x0u)
  664. #define PMIC_SLEEP_KEEP_RES_ON_REG_I2CHS_KEEPON_MAINT (0x1u)
  665. #define PMIC_SLEEP_KEEP_RES_ON_REG_VRTC_KEEPON (0x20u)
  666. #define PMIC_SLEEP_KEEP_RES_ON_REG_VRTC_KEEPON_SHIFT (0x05u)
  667. #define PMIC_SLEEP_KEEP_RES_ON_REG_VRTC_KEEPON_SET (0x0u)
  668. #define PMIC_SLEEP_KEEP_RES_ON_REG_VRTC_KEEPON_MAINT (0x1u)
  669. #define PMIC_SLEEP_KEEP_RES_ON_REG_CLKOUT32K_KEEPON (0x40u)
  670. #define PMIC_SLEEP_KEEP_RES_ON_REG_CLKOUT32K_KEEPON_SHIFT (0x06u)
  671. #define PMIC_SLEEP_KEEP_RES_ON_REG_CLKOUT32K_KEEPON_SET (0x0u)
  672. #define PMIC_SLEEP_KEEP_RES_ON_REG_CLKOUT32K_KEEPON_MAINT (0x1u)
  673. #define PMIC_SLEEP_KEEP_RES_ON_REG_THERM_KEEPON (0x80u)
  674. #define PMIC_SLEEP_KEEP_RES_ON_REG_THERM_KEEPON_SHIFT (0x07u)
  675. #define PMIC_SLEEP_KEEP_RES_ON_REG_THERM_KEEPON_OFF (0x0u)
  676. #define PMIC_SLEEP_KEEP_RES_ON_REG_THERM_KEEPON_MAINT (0x1u)
  677. /* SLEEP_SET_LDO_OFF_REG */
  678. #define PMIC_SLEEP_SET_LDO_OFF_REG_VMMC_SETOFF (0x01u)
  679. #define PMIC_SLEEP_SET_LDO_OFF_REG_VMMC_SETOFF_SHIFT (0x00u)
  680. #define PMIC_SLEEP_SET_LDO_OFF_REG_VMMC_SETOFF_OFF (0x1u)
  681. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDIG1_SETOFF (0x02u)
  682. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDIG1_SETOFF_SHIFT (0x01u)
  683. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDIG1_SETOFF_OFF (0x1u)
  684. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDIG2_SETOFF (0x04u)
  685. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDIG2_SETOFF_SHIFT (0x02u)
  686. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDIG2_SETOFF_OFF (0x1u)
  687. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX1_SETOFF (0x08u)
  688. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX1_SETOFF_SHIFT (0x03u)
  689. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX1_SETOFF_OFF (0x1u)
  690. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX2_SETOFF (0x10u)
  691. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX2_SETOFF_SHIFT (0x04u)
  692. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX2_SETOFF_OFF (0x1u)
  693. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX33_SETOFF (0x20u)
  694. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX33_SETOFF_SHIFT (0x05u)
  695. #define PMIC_SLEEP_SET_LDO_OFF_REG_VAUX33_SETOFF_OFF (0x1u)
  696. #define PMIC_SLEEP_SET_LDO_OFF_REG_VPLL_SETOFF (0x40u)
  697. #define PMIC_SLEEP_SET_LDO_OFF_REG_VPLL_SETOFF_SHIFT (0x06u)
  698. #define PMIC_SLEEP_SET_LDO_OFF_REG_VPLL_SETOFF_OFF (0x1u)
  699. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDAC_SETOFF (0x80u)
  700. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDAC_SETOFF_SHIFT (0x07u)
  701. #define PMIC_SLEEP_SET_LDO_OFF_REG_VDAC_SETOFF_OFF (0x1u)
  702. /* SLEEP_SET_RES_OFF_REG */
  703. #define PMIC_SLEEP_SET_RES_OFF_REG_VIO_SETOFF (0x01u)
  704. #define PMIC_SLEEP_SET_RES_OFF_REG_VIO_SETOFF_SHIFT (0x00u)
  705. #define PMIC_SLEEP_SET_RES_OFF_REG_VIO_SETOFF_OFF (0x1u)
  706. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD1_SETOFF (0x02u)
  707. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD1_SETOFF_SHIFT (0x01u)
  708. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD1_SETOFF_OFF (0x1u)
  709. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD2_SETOFF (0x04u)
  710. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD2_SETOFF_SHIFT (0x02u)
  711. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD2_SETOFF_OFF (0x1u)
  712. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD3_SETOFF (0x08u)
  713. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD3_SETOFF_SHIFT (0x03u)
  714. #define PMIC_SLEEP_SET_RES_OFF_REG_VDD3_SETOFF_OFF (0x1u)
  715. #define PMIC_SLEEP_SET_RES_OFF_REG_SPARE_SETOFF (0x10u)
  716. #define PMIC_SLEEP_SET_RES_OFF_REG_SPARE_SETOFF_SHIFT (0x04u)
  717. #define PMIC_SLEEP_SET_RES_OFF_REG_SPARE_SETOFF_OFF (0x1u)
  718. #define PMIC_SLEEP_SET_RES_OFF_REG_RSVD
  719. #define PMIC_SLEEP_SET_RES_OFF_REG_DEFAULT_VOLT (0x80u)
  720. #define PMIC_SLEEP_SET_RES_OFF_REG_DEFAULT_VOLT_SHIFT (0x07u)
  721. #define PMIC_SLEEP_SET_RES_OFF_REG_DEFAULT_VOLT_PRG (0x0u)
  722. #define PMIC_SLEEP_SET_RES_OFF_REG_DEFAULT_VOLT_DEF (0x1u)
  723. /* EN1_LDO_ASS_REG */
  724. #define PMIC_EN1_LDO_ASS_REG_VMMC_EN1 (0x01u)
  725. #define PMIC_EN1_LDO_ASS_REG_VMMC_EN1_SHIFT (0x00u)
  726. #define PMIC_EN1_LDO_ASS_REG_VDIG1_EN1 (0x02u)
  727. #define PMIC_EN1_LDO_ASS_REG_VDIG1_EN1_SHIFT (0x01u)
  728. #define PMIC_EN1_LDO_ASS_REG_VDIG2_EN1 (0x04u)
  729. #define PMIC_EN1_LDO_ASS_REG_VDIG2_EN1_SHIFT (0x02u)
  730. #define PMIC_EN1_LDO_ASS_REG_VAUX1_EN1 (0x08u)
  731. #define PMIC_EN1_LDO_ASS_REG_VAUX1_EN1_SHIFT (0x03u)
  732. #define PMIC_EN1_LDO_ASS_REG_VAUX2_EN1 (0x10u)
  733. #define PMIC_EN1_LDO_ASS_REG_VAUX2_EN1_SHIFT (0x04u)
  734. #define PMIC_EN1_LDO_ASS_REG_VAUX33_EN1 (0x20u)
  735. #define PMIC_EN1_LDO_ASS_REG_VAUX33_EN1_SHIFT (0x05u)
  736. #define PMIC_EN1_LDO_ASS_REG_VPLL_EN1 (0x40u)
  737. #define PMIC_EN1_LDO_ASS_REG_VPLL_EN1_SHIFT (0x06u)
  738. #define PMIC_EN1_LDO_ASS_REG_VDAC_EN1 (0x80u)
  739. #define PMIC_EN1_LDO_ASS_REG_VDAC_EN1_SHIFT (0x07u)
  740. /* EN1_SMPS_ASS_REG */
  741. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1 (0x01u)
  742. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_SHIFT (0x00u)
  743. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_SCLSR_EN1 (0x0u)
  744. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_NO_EFFECT (0x1u)
  745. #define PMIC_EN1_SMPS_ASS_REG_VDD1_EN1 (0x02u)
  746. #define PMIC_EN1_SMPS_ASS_REG_VDD1_EN1_SHIFT (0x01u)
  747. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_SCLSR_EN1 (0x0u)
  748. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_NO_EFFECT (0x1u)
  749. #define PMIC_EN1_SMPS_ASS_REG_VDD2_EN1 (0x04u)
  750. #define PMIC_EN1_SMPS_ASS_REG_VDD2_EN1_SHIFT (0x02u)
  751. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_SCLSR_EN1 (0x0u)
  752. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_NO_EFFECT (0x1u)
  753. #define PMIC_EN1_SMPS_ASS_REG_VDD3_EN1 (0x08u)
  754. #define PMIC_EN1_SMPS_ASS_REG_VDD3_EN1_SHIFT (0x03u)
  755. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_SCLSR_EN1 (0x0u)
  756. #define PMIC_EN1_SMPS_ASS_REG_VIO_EN1_NO_EFFECT (0x1u)
  757. #define PMIC_EN1_SMPS_ASS_REG_SPARE_EN1 (0x10u)
  758. #define PMIC_EN1_SMPS_ASS_REG_SPARE_EN1_SHIFT (0x04u)
  759. /* EN2_LDO_ASS_REG */
  760. #define PMIC_EN2_LDO_ASS_REG_VMMC_EN2 (0x01u)
  761. #define PMIC_EN2_LDO_ASS_REG_VMMC_EN2_SHIFT (0x00u)
  762. #define PMIC_EN2_LDO_ASS_REG_VDIG1_EN2 (0x02u)
  763. #define PMIC_EN2_LDO_ASS_REG_VDIG1_EN2_SHIFT (0x01u)
  764. #define PMIC_EN2_LDO_ASS_REG_VDIG2_EN2 (0x04u)
  765. #define PMIC_EN2_LDO_ASS_REG_VDIG2_EN2_SHIFT (0x02u)
  766. #define PMIC_EN2_LDO_ASS_REG_VAUX1_EN2 (0x08u)
  767. #define PMIC_EN2_LDO_ASS_REG_VAUX1_EN2_SHIFT (0x03u)
  768. #define PMIC_EN2_LDO_ASS_REG_VAUX2_EN2 (0x10u)
  769. #define PMIC_EN2_LDO_ASS_REG_VAUX2_EN2_SHIFT (0x04u)
  770. #define PMIC_EN2_LDO_ASS_REG_VAUX33_EN2 (0x20u)
  771. #define PMIC_EN2_LDO_ASS_REG_VAUX33_EN2_SHIFT (0x05u)
  772. #define PMIC_EN2_LDO_ASS_REG_VPLL_EN2 (0x40u)
  773. #define PMIC_EN2_LDO_ASS_REG_VPLL_EN2_SHIFT (0x06u)
  774. #define PMIC_EN2_LDO_ASS_REG_VDAC_EN2 (0x80u)
  775. #define PMIC_EN2_LDO_ASS_REG_VDAC_EN2_SHIFT (0x07u)
  776. /* EN2_SMPS_ASS_REG */
  777. #define PMIC_EN2_SMPS_ASS_REG_VIO_EN2 (0x01u)
  778. #define PMIC_EN2_SMPS_ASS_REG_VIO_EN2_SHIFT (0x00u)
  779. #define PMIC_EN2_SMPS_ASS_REG_VIO_EN2_REG (0x0u)
  780. #define PMIC_EN2_SMPS_ASS_REG_VIO_EN2_SCLSR_EN2 (0x1u)
  781. #define PMIC_EN2_SMPS_ASS_REG_VDD1_EN2 (0x02u)
  782. #define PMIC_EN2_SMPS_ASS_REG_VDD1_EN2_SHIFT (0x01u)
  783. #define PMIC_EN2_SMPS_ASS_REG_VDD1_EN2_REG (0x0u)
  784. #define PMIC_EN2_SMPS_ASS_REG_VDD1_EN2_SR_OP (0x1u)
  785. #define PMIC_EN2_SMPS_ASS_REG_VDD2_EN2 (0x04u)
  786. #define PMIC_EN2_SMPS_ASS_REG_VDD2_EN2_SHIFT (0x02u)
  787. #define PMIC_EN2_SMPS_ASS_REG_VDD2_EN2_REG (0x0u)
  788. #define PMIC_EN2_SMPS_ASS_REG_VDD2_EN2_SR_OP (0x1u)
  789. #define PMIC_EN2_SMPS_ASS_REG_VDD3_EN2 (0x08u)
  790. #define PMIC_EN2_SMPS_ASS_REG_VDD3_EN2_SHIFT (0x03u)
  791. #define PMIC_EN2_SMPS_ASS_REG_VDD3_EN2_REG (0x0u)
  792. #define PMIC_EN2_SMPS_ASS_REG_VDD3_EN2_SDASR_EN2 (0x1u)
  793. /* EN3_LDO_ASS_REG */
  794. #define PMIC_EN3_LDO_ASS_REG_VMMC_EN3 (0x01u)
  795. #define PMIC_EN3_LDO_ASS_REG_VMMC_EN3_SHIFT (0x00u)
  796. #define PMIC_EN3_LDO_ASS_REG_VDIG1_EN3 (0x02u)
  797. #define PMIC_EN3_LDO_ASS_REG_VDIG1_EN3_SHIFT (0x01u)
  798. #define PMIC_EN3_LDO_ASS_REG_VDIG2_EN3 (0x04u)
  799. #define PMIC_EN3_LDO_ASS_REG_VDIG2_EN3_SHIFT (0x02u)
  800. #define PMIC_EN3_LDO_ASS_REG_VAUX1_EN3 (0x08u)
  801. #define PMIC_EN3_LDO_ASS_REG_VAUX1_EN3_SHIFT (0x03u)
  802. #define PMIC_EN3_LDO_ASS_REG_VAUX2_EN3 (0x10u)
  803. #define PMIC_EN3_LDO_ASS_REG_VAUX2_EN3_SHIFT (0x04u)
  804. #define PMIC_EN3_LDO_ASS_REG_VAUX33_EN3 (0x20u)
  805. #define PMIC_EN3_LDO_ASS_REG_VAUX33_EN3_SHIFT (0x05u)
  806. #define PMIC_EN3_LDO_ASS_REG_VPLL_EN3 (0x40u)
  807. #define PMIC_EN3_LDO_ASS_REG_VPLL_EN3_SHIFT (0x06u)
  808. #define PMIC_EN3_LDO_ASS_REG_VDAC_EN3 (0x80u)
  809. #define PMIC_EN3_LDO_ASS_REG_VDAC_EN3_SHIFT (0x07u)
  810. /* SPARE_REG */
  811. #define PMIC_SPARE_REG (0xFFu)
  812. #define PMIC_SPARE_REG_SHIFT (0x00u)
  813. /* INT_STS_REG */
  814. #define PMIC_INT_STS_REG_VMBDCH_IT (0x01u)
  815. #define PMIC_INT_STS_REG_VMBDCH_IT_SHIFT (0x00u)
  816. #define PMIC_INT_STS_REG_VMBHI_IT (0x02u)
  817. #define PMIC_INT_STS_REG_VMBHI_IT_SHIFT (0x01u)
  818. #define PMIC_INT_STS_REG_PWRON_IT (0x04u)
  819. #define PMIC_INT_STS_REG_PWRON_IT_SHIFT (0x02u)
  820. #define PMIC_INT_STS_REG_PWRON_LP_IT (0x08u)
  821. #define PMIC_INT_STS_REG_PWRON_LP_IT_SHIFT (0x03u)
  822. #define PMIC_INT_STS_REG_PWRHOLD_IT (0x10u)
  823. #define PMIC_INT_STS_REG_PWRHOLD_IT_SHIFT (0x04u)
  824. #define PMIC_INT_STS_REG_HOTDIE_IT (0x20u)
  825. #define PMIC_INT_STS_REG_HOTDIE_IT_SHIFT (0x05u)
  826. #define PMIC_INT_STS_REG_RTC_ALARM_IT (0x40u)
  827. #define PMIC_INT_STS_REG_RTC_ALARM_IT_SHIFT (0x06u)
  828. #define PMIC_INT_STS_REG_RTC_PERIOD_IT (0x80u)
  829. #define PMIC_INT_STS_REG_RTC_PERIOD_IT_SHIFT (0x07u)
  830. /* INT_MSK_REG */
  831. #define PMIC_INT_MSK_REG_VMBDCH_IT_MSK (0x01u)
  832. #define PMIC_INT_MSK_REG_VMBDCH_IT_MSK_SHIFT (0x00u)
  833. #define PMIC_INT_MSK_REG_VMBHI_IT_MSK (0x02u)
  834. #define PMIC_INT_MSK_REG_VMBHI_IT_MSK_SHIFT (0x01u)
  835. #define PMIC_INT_MSK_REG_PWRON_IT_MSK (0x04u)
  836. #define PMIC_INT_MSK_REG_PWRON_IT_MSK_SHIFT (0x02u)
  837. #define PMIC_INT_MSK_REG_PWRON_LP_IT_MSK (0x08u)
  838. #define PMIC_INT_MSK_REG_PWRON_LP_IT_MSK_SHIFT (0x03u)
  839. #define PMIC_INT_MSK_REG_PWRHOLD_IT_MSK (0x10u)
  840. #define PMIC_INT_MSK_REG_PWRHOLD_IT_MSK_SHIFT (0x04u)
  841. #define PMIC_INT_MSK_REG_HOTDIE_IT_MSK (0x20u)
  842. #define PMIC_INT_MSK_REG_HOTDIE_IT_MSK_SHIFT (0x05u)
  843. #define PMIC_INT_MSK_REG_RTC_ALARM_IT_MSK (0x40u)
  844. #define PMIC_INT_MSK_REG_RTC_ALARM_IT_MSK_SHIFT (0x06u)
  845. #define PMIC_INT_MSK_REG_RTC_PERIOD_IT_MSK (0x80u)
  846. #define PMIC_INT_MSK_REG_RTC_PERIOD_IT_MSK_SHIFT (0x07u)
  847. /* INT_STS2_REG */
  848. #define PMIC_INT_STS2_REG_GPIO0_R_IT (0x01u)
  849. #define PMIC_INT_STS2_REG_GPIO0_R_IT_SHIFT (0x00u)
  850. #define PMIC_INT_STS2_REG_GPIO0_F_IT (0x02u)
  851. #define PMIC_INT_STS2_REG_GPIO0_F_IT_SHIFT (0x01u)
  852. /* INT_MSK2_REG */
  853. #define PMIC_INT_MSK2_REG_GPIO0_R_IT_MSK (0x01u)
  854. #define PMIC_INT_MSK2_REG_GPIO0_R_IT_MSK_SHIFT (0x00u)
  855. #define PMIC_INT_MSK2_REG_GPIO0_F_IT_MSK (0x02u)
  856. #define PMIC_INT_MSK2_REG_GPIO0_F_IT_MSK_SHIFT (0x01u)
  857. /* GPIO0_REG */
  858. #define PMIC_GPIO0_REG_GPIO_SET (0x01u)
  859. #define PMIC_GPIO0_REG_GPIO_SET_SHIFT (0x00u)
  860. #define PMIC_GPIO0_REG_GPIO_STS (0x02u)
  861. #define PMIC_GPIO0_REG_GPIO_STS_SHIFT (0x01u)
  862. #define PMIC_GPIO0_REG_GPIO_CFG (0x04u)
  863. #define PMIC_GPIO0_REG_GPIO_CFG_SHIFT (0x02u)
  864. #define PMIC_GPIO0_REG_GPIO_CFG_INPUT (0x0u)
  865. #define PMIC_GPIO0_REG_GPIO_CFG_OUTPUT (0x1u)
  866. #define PMIC_GPIO0_REG_GPIO_PUEN (0x08u)
  867. #define PMIC_GPIO0_REG_GPIO_PUEN_SHIFT (0x03u)
  868. #define PMIC_GPIO0_REG_GPIO_PUEN_PULL_UP_DIS (0x0u)
  869. #define PMIC_GPIO0_REG_GPIO_PUEN_PULL_UP_EN (0x1u)
  870. #define PMIC_GPIO0_REG_GPIO_DEB (0x10u)
  871. #define PMIC_GPIO0_REG_GPIO_DEB_SHIFT (0x04u)
  872. #define PMIC_GPIO0_REG_GPIO_DEB_91_5_US (0x0u)
  873. #define PMIC_GPIO0_REG_GPIO_DEB_150_MS (0x1u)
  874. /* JTAGVERNUM_REG */
  875. #define PMIC_JTAGVERNUM_REG_VERNUM (0x0Fu)
  876. #define PMIC_JTAGVERNUM_REG_VERNUM_SHIFT (0x00u)
  877. #endif